/* SPDX-License-Identifier: GPL-2.0 */ /* Copyright (C) 2018-2021, Intel Corporation. */ #ifndef _ICE_PTP_CONSTS_H_ #define _ICE_PTP_CONSTS_H_ /* Constant definitions related to the hardware clock used for PTP 1588 * features and functionality. */ /* Constants defined for the PTP 1588 clock hardware. */ const struct ice_phy_reg_info_eth56g eth56g_phy_res[NUM_ETH56G_PHY_RES] = …; const struct ice_eth56g_mac_reg_cfg eth56g_mac_cfg[NUM_ICE_ETH56G_LNK_SPD] = …; /* struct ice_time_ref_info_e82x * * E822 hardware can use different sources as the reference for the PTP * hardware clock. Each clock has different characteristics such as a slightly * different frequency, etc. * * This lookup table defines several constants that depend on the current time * reference. See the struct ice_time_ref_info_e82x for information about the * meaning of each constant. */ const struct ice_time_ref_info_e82x e822_time_ref[NUM_ICE_TIME_REF_FREQ] = …; const struct ice_cgu_pll_params_e82x e822_cgu_params[NUM_ICE_TIME_REF_FREQ] = …; const struct ice_cgu_pll_params_e825c e825c_cgu_params[NUM_ICE_TIME_REF_FREQ] = …; /* struct ice_vernier_info_e82x * * E822 hardware calibrates the delay of the timestamp indication from the * actual packet transmission or reception during the initialization of the * PHY. To do this, the hardware mechanism uses some conversions between the * various clocks within the PHY block. This table defines constants used to * calculate the correct conversion ratios in the PHY registers. * * Many of the values relate to the PAR/PCS clock conversion registers. For * these registers, a value of 0 means that the associated register is not * used by this link speed, and that the register should be cleared by writing * 0. Other values specify the clock frequency in Hz. */ const struct ice_vernier_info_e82x e822_vernier[NUM_ICE_PTP_LNK_SPD] = …; #endif /* _ICE_PTP_CONSTS_H_ */