linux/drivers/media/usb/dvb-usb/af9005.h

/* SPDX-License-Identifier: GPL-2.0-or-later */
/* Common header-file of the Linux driver for the Afatech 9005
 * USB1.1 DVB-T receiver.
 *
 * Copyright (C) 2007 Luca Olivetti ([email protected])
 *
 * Thanks to Afatech who kindly provided information.
 *
 * see Documentation/driver-api/media/drivers/dvb-usb.rst for more information
 */
#ifndef _DVB_USB_AF9005_H_
#define _DVB_USB_AF9005_H_

#define DVB_USB_LOG_PREFIX
#include "dvb-usb.h"

extern int dvb_usb_af9005_debug;
#define deb_info(args...)
#define deb_xfer(args...)
#define deb_rc(args...)
#define deb_reg(args...)
#define deb_i2c(args...)
#define deb_fw(args...)

extern bool dvb_usb_af9005_led;

/* firmware */
#define FW_BULKOUT_SIZE
enum {};

/* af9005 commands */
#define AF9005_OFDM_REG
#define AF9005_TUNER_REG

#define AF9005_REGISTER_RW
#define AF9005_REGISTER_RW_ACK

#define AF9005_CMD_OFDM_REG
#define AF9005_CMD_TUNER
#define AF9005_CMD_BURST
#define AF9005_CMD_AUTOINC
#define AF9005_CMD_READ
#define AF9005_CMD_WRITE

/* af9005 registers */
#define APO_REG_RESET

#define APO_REG_I2C_RW_CAN_TUNER
#define APO_REG_I2C_RW_SILICON_TUNER
#define APO_REG_GPIO_RW_SILICON_TUNER
#define APO_REG_TRIGGER_OFSM

/***********************************************************************
 *  Apollo Registers from VLSI					       *
 ***********************************************************************/
#define xd_p_reg_aagc_inverted_agc
#define reg_aagc_inverted_agc_pos
#define reg_aagc_inverted_agc_len
#define reg_aagc_inverted_agc_lsb
#define xd_p_reg_aagc_sign_only
#define reg_aagc_sign_only_pos
#define reg_aagc_sign_only_len
#define reg_aagc_sign_only_lsb
#define xd_p_reg_aagc_slow_adc_en
#define reg_aagc_slow_adc_en_pos
#define reg_aagc_slow_adc_en_len
#define reg_aagc_slow_adc_en_lsb
#define xd_p_reg_aagc_slow_adc_scale
#define reg_aagc_slow_adc_scale_pos
#define reg_aagc_slow_adc_scale_len
#define reg_aagc_slow_adc_scale_lsb
#define xd_p_reg_aagc_check_slow_adc_lock
#define reg_aagc_check_slow_adc_lock_pos
#define reg_aagc_check_slow_adc_lock_len
#define reg_aagc_check_slow_adc_lock_lsb
#define xd_p_reg_aagc_init_control
#define reg_aagc_init_control_pos
#define reg_aagc_init_control_len
#define reg_aagc_init_control_lsb
#define xd_p_reg_aagc_total_gain_sel
#define reg_aagc_total_gain_sel_pos
#define reg_aagc_total_gain_sel_len
#define reg_aagc_total_gain_sel_lsb
#define xd_p_reg_aagc_out_inv
#define reg_aagc_out_inv_pos
#define reg_aagc_out_inv_len
#define reg_aagc_out_inv_lsb
#define xd_p_reg_aagc_int_en
#define reg_aagc_int_en_pos
#define reg_aagc_int_en_len
#define reg_aagc_int_en_lsb
#define xd_p_reg_aagc_lock_change_flag
#define reg_aagc_lock_change_flag_pos
#define reg_aagc_lock_change_flag_len
#define reg_aagc_lock_change_flag_lsb
#define xd_p_reg_aagc_rf_loop_bw_scale_acquire
#define reg_aagc_rf_loop_bw_scale_acquire_pos
#define reg_aagc_rf_loop_bw_scale_acquire_len
#define reg_aagc_rf_loop_bw_scale_acquire_lsb
#define xd_p_reg_aagc_rf_loop_bw_scale_track
#define reg_aagc_rf_loop_bw_scale_track_pos
#define reg_aagc_rf_loop_bw_scale_track_len
#define reg_aagc_rf_loop_bw_scale_track_lsb
#define xd_p_reg_aagc_if_loop_bw_scale_acquire
#define reg_aagc_if_loop_bw_scale_acquire_pos
#define reg_aagc_if_loop_bw_scale_acquire_len
#define reg_aagc_if_loop_bw_scale_acquire_lsb
#define xd_p_reg_aagc_if_loop_bw_scale_track
#define reg_aagc_if_loop_bw_scale_track_pos
#define reg_aagc_if_loop_bw_scale_track_len
#define reg_aagc_if_loop_bw_scale_track_lsb
#define xd_p_reg_aagc_max_rf_agc_7_0
#define reg_aagc_max_rf_agc_7_0_pos
#define reg_aagc_max_rf_agc_7_0_len
#define reg_aagc_max_rf_agc_7_0_lsb
#define xd_p_reg_aagc_max_rf_agc_9_8
#define reg_aagc_max_rf_agc_9_8_pos
#define reg_aagc_max_rf_agc_9_8_len
#define reg_aagc_max_rf_agc_9_8_lsb
#define xd_p_reg_aagc_min_rf_agc_7_0
#define reg_aagc_min_rf_agc_7_0_pos
#define reg_aagc_min_rf_agc_7_0_len
#define reg_aagc_min_rf_agc_7_0_lsb
#define xd_p_reg_aagc_min_rf_agc_9_8
#define reg_aagc_min_rf_agc_9_8_pos
#define reg_aagc_min_rf_agc_9_8_len
#define reg_aagc_min_rf_agc_9_8_lsb
#define xd_p_reg_aagc_max_if_agc_7_0
#define reg_aagc_max_if_agc_7_0_pos
#define reg_aagc_max_if_agc_7_0_len
#define reg_aagc_max_if_agc_7_0_lsb
#define xd_p_reg_aagc_max_if_agc_9_8
#define reg_aagc_max_if_agc_9_8_pos
#define reg_aagc_max_if_agc_9_8_len
#define reg_aagc_max_if_agc_9_8_lsb
#define xd_p_reg_aagc_min_if_agc_7_0
#define reg_aagc_min_if_agc_7_0_pos
#define reg_aagc_min_if_agc_7_0_len
#define reg_aagc_min_if_agc_7_0_lsb
#define xd_p_reg_aagc_min_if_agc_9_8
#define reg_aagc_min_if_agc_9_8_pos
#define reg_aagc_min_if_agc_9_8_len
#define reg_aagc_min_if_agc_9_8_lsb
#define xd_p_reg_aagc_lock_sample_scale
#define reg_aagc_lock_sample_scale_pos
#define reg_aagc_lock_sample_scale_len
#define reg_aagc_lock_sample_scale_lsb
#define xd_p_reg_aagc_rf_agc_lock_scale_acquire
#define reg_aagc_rf_agc_lock_scale_acquire_pos
#define reg_aagc_rf_agc_lock_scale_acquire_len
#define reg_aagc_rf_agc_lock_scale_acquire_lsb
#define xd_p_reg_aagc_rf_agc_lock_scale_track
#define reg_aagc_rf_agc_lock_scale_track_pos
#define reg_aagc_rf_agc_lock_scale_track_len
#define reg_aagc_rf_agc_lock_scale_track_lsb
#define xd_p_reg_aagc_if_agc_lock_scale_acquire
#define reg_aagc_if_agc_lock_scale_acquire_pos
#define reg_aagc_if_agc_lock_scale_acquire_len
#define reg_aagc_if_agc_lock_scale_acquire_lsb
#define xd_p_reg_aagc_if_agc_lock_scale_track
#define reg_aagc_if_agc_lock_scale_track_pos
#define reg_aagc_if_agc_lock_scale_track_len
#define reg_aagc_if_agc_lock_scale_track_lsb
#define xd_p_reg_aagc_rf_top_numerator_7_0
#define reg_aagc_rf_top_numerator_7_0_pos
#define reg_aagc_rf_top_numerator_7_0_len
#define reg_aagc_rf_top_numerator_7_0_lsb
#define xd_p_reg_aagc_rf_top_numerator_9_8
#define reg_aagc_rf_top_numerator_9_8_pos
#define reg_aagc_rf_top_numerator_9_8_len
#define reg_aagc_rf_top_numerator_9_8_lsb
#define xd_p_reg_aagc_if_top_numerator_7_0
#define reg_aagc_if_top_numerator_7_0_pos
#define reg_aagc_if_top_numerator_7_0_len
#define reg_aagc_if_top_numerator_7_0_lsb
#define xd_p_reg_aagc_if_top_numerator_9_8
#define reg_aagc_if_top_numerator_9_8_pos
#define reg_aagc_if_top_numerator_9_8_len
#define reg_aagc_if_top_numerator_9_8_lsb
#define xd_p_reg_aagc_adc_out_desired_7_0
#define reg_aagc_adc_out_desired_7_0_pos
#define reg_aagc_adc_out_desired_7_0_len
#define reg_aagc_adc_out_desired_7_0_lsb
#define xd_p_reg_aagc_adc_out_desired_8
#define reg_aagc_adc_out_desired_8_pos
#define reg_aagc_adc_out_desired_8_len
#define reg_aagc_adc_out_desired_8_lsb
#define xd_p_reg_aagc_fixed_gain
#define reg_aagc_fixed_gain_pos
#define reg_aagc_fixed_gain_len
#define reg_aagc_fixed_gain_lsb
#define xd_p_reg_aagc_lock_count_th
#define reg_aagc_lock_count_th_pos
#define reg_aagc_lock_count_th_len
#define reg_aagc_lock_count_th_lsb
#define xd_p_reg_aagc_fixed_rf_agc_control_7_0
#define reg_aagc_fixed_rf_agc_control_7_0_pos
#define reg_aagc_fixed_rf_agc_control_7_0_len
#define reg_aagc_fixed_rf_agc_control_7_0_lsb
#define xd_p_reg_aagc_fixed_rf_agc_control_15_8
#define reg_aagc_fixed_rf_agc_control_15_8_pos
#define reg_aagc_fixed_rf_agc_control_15_8_len
#define reg_aagc_fixed_rf_agc_control_15_8_lsb
#define xd_p_reg_aagc_fixed_rf_agc_control_23_16
#define reg_aagc_fixed_rf_agc_control_23_16_pos
#define reg_aagc_fixed_rf_agc_control_23_16_len
#define reg_aagc_fixed_rf_agc_control_23_16_lsb
#define xd_p_reg_aagc_fixed_rf_agc_control_30_24
#define reg_aagc_fixed_rf_agc_control_30_24_pos
#define reg_aagc_fixed_rf_agc_control_30_24_len
#define reg_aagc_fixed_rf_agc_control_30_24_lsb
#define xd_p_reg_aagc_fixed_if_agc_control_7_0
#define reg_aagc_fixed_if_agc_control_7_0_pos
#define reg_aagc_fixed_if_agc_control_7_0_len
#define reg_aagc_fixed_if_agc_control_7_0_lsb
#define xd_p_reg_aagc_fixed_if_agc_control_15_8
#define reg_aagc_fixed_if_agc_control_15_8_pos
#define reg_aagc_fixed_if_agc_control_15_8_len
#define reg_aagc_fixed_if_agc_control_15_8_lsb
#define xd_p_reg_aagc_fixed_if_agc_control_23_16
#define reg_aagc_fixed_if_agc_control_23_16_pos
#define reg_aagc_fixed_if_agc_control_23_16_len
#define reg_aagc_fixed_if_agc_control_23_16_lsb
#define xd_p_reg_aagc_fixed_if_agc_control_30_24
#define reg_aagc_fixed_if_agc_control_30_24_pos
#define reg_aagc_fixed_if_agc_control_30_24_len
#define reg_aagc_fixed_if_agc_control_30_24_lsb
#define xd_p_reg_aagc_rf_agc_unlock_numerator
#define reg_aagc_rf_agc_unlock_numerator_pos
#define reg_aagc_rf_agc_unlock_numerator_len
#define reg_aagc_rf_agc_unlock_numerator_lsb
#define xd_p_reg_aagc_if_agc_unlock_numerator
#define reg_aagc_if_agc_unlock_numerator_pos
#define reg_aagc_if_agc_unlock_numerator_len
#define reg_aagc_if_agc_unlock_numerator_lsb
#define xd_p_reg_unplug_th
#define reg_unplug_th_pos
#define reg_unplug_th_len
#define reg_aagc_rf_x0_lsb
#define xd_p_reg_weak_signal_rfagc_thr
#define reg_weak_signal_rfagc_thr_pos
#define reg_weak_signal_rfagc_thr_len
#define reg_weak_signal_rfagc_thr_lsb
#define xd_p_reg_unplug_rf_gain_th
#define reg_unplug_rf_gain_th_pos
#define reg_unplug_rf_gain_th_len
#define reg_unplug_rf_gain_th_lsb
#define xd_p_reg_unplug_dtop_rf_gain_th
#define reg_unplug_dtop_rf_gain_th_pos
#define reg_unplug_dtop_rf_gain_th_len
#define reg_unplug_dtop_rf_gain_th_lsb
#define xd_p_reg_unplug_dtop_if_gain_th
#define reg_unplug_dtop_if_gain_th_pos
#define reg_unplug_dtop_if_gain_th_len
#define reg_unplug_dtop_if_gain_th_lsb
#define xd_p_reg_top_recover_at_unplug_en
#define reg_top_recover_at_unplug_en_pos
#define reg_top_recover_at_unplug_en_len
#define reg_top_recover_at_unplug_en_lsb
#define xd_p_reg_aagc_rf_x6
#define reg_aagc_rf_x6_pos
#define reg_aagc_rf_x6_len
#define reg_aagc_rf_x6_lsb
#define xd_p_reg_aagc_rf_x7
#define reg_aagc_rf_x7_pos
#define reg_aagc_rf_x7_len
#define reg_aagc_rf_x7_lsb
#define xd_p_reg_aagc_rf_x8
#define reg_aagc_rf_x8_pos
#define reg_aagc_rf_x8_len
#define reg_aagc_rf_x8_lsb
#define xd_p_reg_aagc_rf_x9
#define reg_aagc_rf_x9_pos
#define reg_aagc_rf_x9_len
#define reg_aagc_rf_x9_lsb
#define xd_p_reg_aagc_rf_x10
#define reg_aagc_rf_x10_pos
#define reg_aagc_rf_x10_len
#define reg_aagc_rf_x10_lsb
#define xd_p_reg_aagc_rf_x11
#define reg_aagc_rf_x11_pos
#define reg_aagc_rf_x11_len
#define reg_aagc_rf_x11_lsb
#define xd_p_reg_aagc_rf_x12
#define reg_aagc_rf_x12_pos
#define reg_aagc_rf_x12_len
#define reg_aagc_rf_x12_lsb
#define xd_p_reg_aagc_rf_x13
#define reg_aagc_rf_x13_pos
#define reg_aagc_rf_x13_len
#define reg_aagc_rf_x13_lsb
#define xd_p_reg_aagc_if_x0
#define reg_aagc_if_x0_pos
#define reg_aagc_if_x0_len
#define reg_aagc_if_x0_lsb
#define xd_p_reg_aagc_if_x1
#define reg_aagc_if_x1_pos
#define reg_aagc_if_x1_len
#define reg_aagc_if_x1_lsb
#define xd_p_reg_aagc_if_x2
#define reg_aagc_if_x2_pos
#define reg_aagc_if_x2_len
#define reg_aagc_if_x2_lsb
#define xd_p_reg_aagc_if_x3
#define reg_aagc_if_x3_pos
#define reg_aagc_if_x3_len
#define reg_aagc_if_x3_lsb
#define xd_p_reg_aagc_if_x4
#define reg_aagc_if_x4_pos
#define reg_aagc_if_x4_len
#define reg_aagc_if_x4_lsb
#define xd_p_reg_aagc_if_x5
#define reg_aagc_if_x5_pos
#define reg_aagc_if_x5_len
#define reg_aagc_if_x5_lsb
#define xd_p_reg_aagc_if_x6
#define reg_aagc_if_x6_pos
#define reg_aagc_if_x6_len
#define reg_aagc_if_x6_lsb
#define xd_p_reg_aagc_if_x7
#define reg_aagc_if_x7_pos
#define reg_aagc_if_x7_len
#define reg_aagc_if_x7_lsb
#define xd_p_reg_aagc_if_x8
#define reg_aagc_if_x8_pos
#define reg_aagc_if_x8_len
#define reg_aagc_if_x8_lsb
#define xd_p_reg_aagc_if_x9
#define reg_aagc_if_x9_pos
#define reg_aagc_if_x9_len
#define reg_aagc_if_x9_lsb
#define xd_p_reg_aagc_if_x10
#define reg_aagc_if_x10_pos
#define reg_aagc_if_x10_len
#define reg_aagc_if_x10_lsb
#define xd_p_reg_aagc_if_x11
#define reg_aagc_if_x11_pos
#define reg_aagc_if_x11_len
#define reg_aagc_if_x11_lsb
#define xd_p_reg_aagc_if_x12
#define reg_aagc_if_x12_pos
#define reg_aagc_if_x12_len
#define reg_aagc_if_x12_lsb
#define xd_p_reg_aagc_if_x13
#define reg_aagc_if_x13_pos
#define reg_aagc_if_x13_len
#define reg_aagc_if_x13_lsb
#define xd_p_reg_aagc_min_rf_ctl_8bit_for_dca
#define reg_aagc_min_rf_ctl_8bit_for_dca_pos
#define reg_aagc_min_rf_ctl_8bit_for_dca_len
#define reg_aagc_min_rf_ctl_8bit_for_dca_lsb
#define xd_p_reg_aagc_min_if_ctl_8bit_for_dca
#define reg_aagc_min_if_ctl_8bit_for_dca_pos
#define reg_aagc_min_if_ctl_8bit_for_dca_len
#define reg_aagc_min_if_ctl_8bit_for_dca_lsb
#define xd_r_reg_aagc_total_gain_7_0
#define reg_aagc_total_gain_7_0_pos
#define reg_aagc_total_gain_7_0_len
#define reg_aagc_total_gain_7_0_lsb
#define xd_r_reg_aagc_total_gain_15_8
#define reg_aagc_total_gain_15_8_pos
#define reg_aagc_total_gain_15_8_len
#define reg_aagc_total_gain_15_8_lsb
#define xd_p_reg_aagc_in_sat_cnt_7_0
#define reg_aagc_in_sat_cnt_7_0_pos
#define reg_aagc_in_sat_cnt_7_0_len
#define reg_aagc_in_sat_cnt_7_0_lsb
#define xd_p_reg_aagc_in_sat_cnt_15_8
#define reg_aagc_in_sat_cnt_15_8_pos
#define reg_aagc_in_sat_cnt_15_8_len
#define reg_aagc_in_sat_cnt_15_8_lsb
#define xd_p_reg_aagc_in_sat_cnt_23_16
#define reg_aagc_in_sat_cnt_23_16_pos
#define reg_aagc_in_sat_cnt_23_16_len
#define reg_aagc_in_sat_cnt_23_16_lsb
#define xd_p_reg_aagc_in_sat_cnt_31_24
#define reg_aagc_in_sat_cnt_31_24_pos
#define reg_aagc_in_sat_cnt_31_24_len
#define reg_aagc_in_sat_cnt_31_24_lsb
#define xd_r_reg_aagc_digital_rf_volt_7_0
#define reg_aagc_digital_rf_volt_7_0_pos
#define reg_aagc_digital_rf_volt_7_0_len
#define reg_aagc_digital_rf_volt_7_0_lsb
#define xd_r_reg_aagc_digital_rf_volt_9_8
#define reg_aagc_digital_rf_volt_9_8_pos
#define reg_aagc_digital_rf_volt_9_8_len
#define reg_aagc_digital_rf_volt_9_8_lsb
#define xd_r_reg_aagc_digital_if_volt_7_0
#define reg_aagc_digital_if_volt_7_0_pos
#define reg_aagc_digital_if_volt_7_0_len
#define reg_aagc_digital_if_volt_7_0_lsb
#define xd_r_reg_aagc_digital_if_volt_9_8
#define reg_aagc_digital_if_volt_9_8_pos
#define reg_aagc_digital_if_volt_9_8_len
#define reg_aagc_digital_if_volt_9_8_lsb
#define xd_r_reg_aagc_rf_gain
#define reg_aagc_rf_gain_pos
#define reg_aagc_rf_gain_len
#define reg_aagc_rf_gain_lsb
#define xd_r_reg_aagc_if_gain
#define reg_aagc_if_gain_pos
#define reg_aagc_if_gain_len
#define reg_aagc_if_gain_lsb
#define xd_p_tinr_imp_indicator
#define tinr_imp_indicator_pos
#define tinr_imp_indicator_len
#define tinr_imp_indicator_lsb
#define xd_p_reg_tinr_fifo_size
#define reg_tinr_fifo_size_pos
#define reg_tinr_fifo_size_len
#define reg_tinr_fifo_size_lsb
#define xd_p_reg_tinr_saturation_cnt_th
#define reg_tinr_saturation_cnt_th_pos
#define reg_tinr_saturation_cnt_th_len
#define reg_tinr_saturation_cnt_th_lsb
#define xd_p_reg_tinr_saturation_th_3_0
#define reg_tinr_saturation_th_3_0_pos
#define reg_tinr_saturation_th_3_0_len
#define reg_tinr_saturation_th_3_0_lsb
#define xd_p_reg_tinr_saturation_th_8_4
#define reg_tinr_saturation_th_8_4_pos
#define reg_tinr_saturation_th_8_4_len
#define reg_tinr_saturation_th_8_4_lsb
#define xd_p_reg_tinr_imp_duration_th_2k_7_0
#define reg_tinr_imp_duration_th_2k_7_0_pos
#define reg_tinr_imp_duration_th_2k_7_0_len
#define reg_tinr_imp_duration_th_2k_7_0_lsb
#define xd_p_reg_tinr_imp_duration_th_2k_8
#define reg_tinr_imp_duration_th_2k_8_pos
#define reg_tinr_imp_duration_th_2k_8_len
#define reg_tinr_imp_duration_th_2k_8_lsb
#define xd_p_reg_tinr_imp_duration_th_8k_7_0
#define reg_tinr_imp_duration_th_8k_7_0_pos
#define reg_tinr_imp_duration_th_8k_7_0_len
#define reg_tinr_imp_duration_th_8k_7_0_lsb
#define xd_p_reg_tinr_imp_duration_th_8k_10_8
#define reg_tinr_imp_duration_th_8k_10_8_pos
#define reg_tinr_imp_duration_th_8k_10_8_len
#define reg_tinr_imp_duration_th_8k_10_8_lsb
#define xd_p_reg_tinr_freq_ratio_6m_7_0
#define reg_tinr_freq_ratio_6m_7_0_pos
#define reg_tinr_freq_ratio_6m_7_0_len
#define reg_tinr_freq_ratio_6m_7_0_lsb
#define xd_p_reg_tinr_freq_ratio_6m_12_8
#define reg_tinr_freq_ratio_6m_12_8_pos
#define reg_tinr_freq_ratio_6m_12_8_len
#define reg_tinr_freq_ratio_6m_12_8_lsb
#define xd_p_reg_tinr_freq_ratio_7m_7_0
#define reg_tinr_freq_ratio_7m_7_0_pos
#define reg_tinr_freq_ratio_7m_7_0_len
#define reg_tinr_freq_ratio_7m_7_0_lsb
#define xd_p_reg_tinr_freq_ratio_7m_12_8
#define reg_tinr_freq_ratio_7m_12_8_pos
#define reg_tinr_freq_ratio_7m_12_8_len
#define reg_tinr_freq_ratio_7m_12_8_lsb
#define xd_p_reg_tinr_freq_ratio_8m_7_0
#define reg_tinr_freq_ratio_8m_7_0_pos
#define reg_tinr_freq_ratio_8m_7_0_len
#define reg_tinr_freq_ratio_8m_7_0_lsb
#define xd_p_reg_tinr_freq_ratio_8m_12_8
#define reg_tinr_freq_ratio_8m_12_8_pos
#define reg_tinr_freq_ratio_8m_12_8_len
#define reg_tinr_freq_ratio_8m_12_8_lsb
#define xd_p_reg_tinr_imp_duration_th_low_2k
#define reg_tinr_imp_duration_th_low_2k_pos
#define reg_tinr_imp_duration_th_low_2k_len
#define reg_tinr_imp_duration_th_low_2k_lsb
#define xd_p_reg_tinr_imp_duration_th_low_8k
#define reg_tinr_imp_duration_th_low_8k_pos
#define reg_tinr_imp_duration_th_low_8k_len
#define reg_tinr_imp_duration_th_low_8k_lsb
#define xd_r_reg_tinr_counter_7_0
#define reg_tinr_counter_7_0_pos
#define reg_tinr_counter_7_0_len
#define reg_tinr_counter_7_0_lsb
#define xd_r_reg_tinr_counter_15_8
#define reg_tinr_counter_15_8_pos
#define reg_tinr_counter_15_8_len
#define reg_tinr_counter_15_8_lsb
#define xd_p_reg_tinr_adative_tinr_en
#define reg_tinr_adative_tinr_en_pos
#define reg_tinr_adative_tinr_en_len
#define reg_tinr_adative_tinr_en_lsb
#define xd_p_reg_tinr_peak_fifo_size
#define reg_tinr_peak_fifo_size_pos
#define reg_tinr_peak_fifo_size_len
#define reg_tinr_peak_fifo_size_lsb
#define xd_p_reg_tinr_counter_rst
#define reg_tinr_counter_rst_pos
#define reg_tinr_counter_rst_len
#define reg_tinr_counter_rst_lsb
#define xd_p_reg_tinr_search_period_7_0
#define reg_tinr_search_period_7_0_pos
#define reg_tinr_search_period_7_0_len
#define reg_tinr_search_period_7_0_lsb
#define xd_p_reg_tinr_search_period_15_8
#define reg_tinr_search_period_15_8_pos
#define reg_tinr_search_period_15_8_len
#define reg_tinr_search_period_15_8_lsb
#define xd_p_reg_ccifs_fcw_7_0
#define reg_ccifs_fcw_7_0_pos
#define reg_ccifs_fcw_7_0_len
#define reg_ccifs_fcw_7_0_lsb
#define xd_p_reg_ccifs_fcw_12_8
#define reg_ccifs_fcw_12_8_pos
#define reg_ccifs_fcw_12_8_len
#define reg_ccifs_fcw_12_8_lsb
#define xd_p_reg_ccifs_spec_inv
#define reg_ccifs_spec_inv_pos
#define reg_ccifs_spec_inv_len
#define reg_ccifs_spec_inv_lsb
#define xd_p_reg_gp_trigger
#define reg_gp_trigger_pos
#define reg_gp_trigger_len
#define reg_gp_trigger_lsb
#define xd_p_reg_trigger_sel
#define reg_trigger_sel_pos
#define reg_trigger_sel_len
#define reg_trigger_sel_lsb
#define xd_p_reg_debug_ofdm
#define reg_debug_ofdm_pos
#define reg_debug_ofdm_len
#define reg_debug_ofdm_lsb
#define xd_p_reg_trigger_module_sel
#define reg_trigger_module_sel_pos
#define reg_trigger_module_sel_len
#define reg_trigger_module_sel_lsb
#define xd_p_reg_trigger_set_sel
#define reg_trigger_set_sel_pos
#define reg_trigger_set_sel_len
#define reg_trigger_set_sel_lsb
#define xd_p_reg_fw_int_mask_n
#define reg_fw_int_mask_n_pos
#define reg_fw_int_mask_n_len
#define reg_fw_int_mask_n_lsb
#define xd_p_reg_debug_group
#define reg_debug_group_pos
#define reg_debug_group_len
#define reg_debug_group_lsb
#define xd_p_reg_odbg_clk_sel
#define reg_odbg_clk_sel_pos
#define reg_odbg_clk_sel_len
#define reg_odbg_clk_sel_lsb
#define xd_p_reg_ccif_sc
#define reg_ccif_sc_pos
#define reg_ccif_sc_len
#define reg_ccif_sc_lsb
#define xd_r_reg_ccif_saturate
#define reg_ccif_saturate_pos
#define reg_ccif_saturate_len
#define reg_ccif_saturate_lsb
#define xd_r_reg_antif_saturate
#define reg_antif_saturate_pos
#define reg_antif_saturate_len
#define reg_antif_saturate_lsb
#define xd_r_reg_acif_saturate
#define reg_acif_saturate_pos
#define reg_acif_saturate_len
#define reg_acif_saturate_lsb
#define xd_p_reg_tmr_timer0_threshold_7_0
#define reg_tmr_timer0_threshold_7_0_pos
#define reg_tmr_timer0_threshold_7_0_len
#define reg_tmr_timer0_threshold_7_0_lsb
#define xd_p_reg_tmr_timer0_threshold_15_8
#define reg_tmr_timer0_threshold_15_8_pos
#define reg_tmr_timer0_threshold_15_8_len
#define reg_tmr_timer0_threshold_15_8_lsb
#define xd_p_reg_tmr_timer0_enable
#define reg_tmr_timer0_enable_pos
#define reg_tmr_timer0_enable_len
#define reg_tmr_timer0_enable_lsb
#define xd_p_reg_tmr_timer0_clk_sel
#define reg_tmr_timer0_clk_sel_pos
#define reg_tmr_timer0_clk_sel_len
#define reg_tmr_timer0_clk_sel_lsb
#define xd_p_reg_tmr_timer0_int
#define reg_tmr_timer0_int_pos
#define reg_tmr_timer0_int_len
#define reg_tmr_timer0_int_lsb
#define xd_p_reg_tmr_timer0_rst
#define reg_tmr_timer0_rst_pos
#define reg_tmr_timer0_rst_len
#define reg_tmr_timer0_rst_lsb
#define xd_r_reg_tmr_timer0_count_7_0
#define reg_tmr_timer0_count_7_0_pos
#define reg_tmr_timer0_count_7_0_len
#define reg_tmr_timer0_count_7_0_lsb
#define xd_r_reg_tmr_timer0_count_15_8
#define reg_tmr_timer0_count_15_8_pos
#define reg_tmr_timer0_count_15_8_len
#define reg_tmr_timer0_count_15_8_lsb
#define xd_p_reg_suspend
#define reg_suspend_pos
#define reg_suspend_len
#define reg_suspend_lsb
#define xd_p_reg_suspend_rdy
#define reg_suspend_rdy_pos
#define reg_suspend_rdy_len
#define reg_suspend_rdy_lsb
#define xd_p_reg_resume
#define reg_resume_pos
#define reg_resume_len
#define reg_resume_lsb
#define xd_p_reg_resume_rdy
#define reg_resume_rdy_pos
#define reg_resume_rdy_len
#define reg_resume_rdy_lsb
#define xd_p_reg_fmf
#define reg_fmf_pos
#define reg_fmf_len
#define reg_fmf_lsb
#define xd_p_ccid_accumulate_num_2k_7_0
#define ccid_accumulate_num_2k_7_0_pos
#define ccid_accumulate_num_2k_7_0_len
#define ccid_accumulate_num_2k_7_0_lsb
#define xd_p_ccid_accumulate_num_2k_12_8
#define ccid_accumulate_num_2k_12_8_pos
#define ccid_accumulate_num_2k_12_8_len
#define ccid_accumulate_num_2k_12_8_lsb
#define xd_p_ccid_accumulate_num_8k_7_0
#define ccid_accumulate_num_8k_7_0_pos
#define ccid_accumulate_num_8k_7_0_len
#define ccid_accumulate_num_8k_7_0_lsb
#define xd_p_ccid_accumulate_num_8k_14_8
#define ccid_accumulate_num_8k_14_8_pos
#define ccid_accumulate_num_8k_14_8_len
#define ccid_accumulate_num_8k_14_8_lsb
#define xd_p_ccid_desired_level_0
#define ccid_desired_level_0_pos
#define ccid_desired_level_0_len
#define ccid_desired_level_0_lsb
#define xd_p_ccid_desired_level_8_1
#define ccid_desired_level_8_1_pos
#define ccid_desired_level_8_1_len
#define ccid_desired_level_8_1_lsb
#define xd_p_ccid_apply_delay
#define ccid_apply_delay_pos
#define ccid_apply_delay_len
#define ccid_apply_delay_lsb
#define xd_p_ccid_CCID_Threshold1
#define ccid_CCID_Threshold1_pos
#define ccid_CCID_Threshold1_len
#define ccid_CCID_Threshold1_lsb
#define xd_p_ccid_CCID_Threshold2
#define ccid_CCID_Threshold2_pos
#define ccid_CCID_Threshold2_len
#define ccid_CCID_Threshold2_lsb
#define xd_p_reg_ccid_gain_scale
#define reg_ccid_gain_scale_pos
#define reg_ccid_gain_scale_len
#define reg_ccid_gain_scale_lsb
#define xd_p_reg_ccid2_passband_gain_set
#define reg_ccid2_passband_gain_set_pos
#define reg_ccid2_passband_gain_set_len
#define reg_ccid2_passband_gain_set_lsb
#define xd_r_ccid_multiplier_7_0
#define ccid_multiplier_7_0_pos
#define ccid_multiplier_7_0_len
#define ccid_multiplier_7_0_lsb
#define xd_r_ccid_multiplier_15_8
#define ccid_multiplier_15_8_pos
#define ccid_multiplier_15_8_len
#define ccid_multiplier_15_8_lsb
#define xd_r_ccid_right_shift_bits
#define ccid_right_shift_bits_pos
#define ccid_right_shift_bits_len
#define ccid_right_shift_bits_lsb
#define xd_r_reg_ccid_sx_7_0
#define reg_ccid_sx_7_0_pos
#define reg_ccid_sx_7_0_len
#define reg_ccid_sx_7_0_lsb
#define xd_r_reg_ccid_sx_15_8
#define reg_ccid_sx_15_8_pos
#define reg_ccid_sx_15_8_len
#define reg_ccid_sx_15_8_lsb
#define xd_r_reg_ccid_sx_21_16
#define reg_ccid_sx_21_16_pos
#define reg_ccid_sx_21_16_len
#define reg_ccid_sx_21_16_lsb
#define xd_r_reg_ccid_sy_7_0
#define reg_ccid_sy_7_0_pos
#define reg_ccid_sy_7_0_len
#define reg_ccid_sy_7_0_lsb
#define xd_r_reg_ccid_sy_15_8
#define reg_ccid_sy_15_8_pos
#define reg_ccid_sy_15_8_len
#define reg_ccid_sy_15_8_lsb
#define xd_r_reg_ccid_sy_23_16
#define reg_ccid_sy_23_16_pos
#define reg_ccid_sy_23_16_len
#define reg_ccid_sy_23_16_lsb
#define xd_r_reg_ccid2_sz_7_0
#define reg_ccid2_sz_7_0_pos
#define reg_ccid2_sz_7_0_len
#define reg_ccid2_sz_7_0_lsb
#define xd_r_reg_ccid2_sz_15_8
#define reg_ccid2_sz_15_8_pos
#define reg_ccid2_sz_15_8_len
#define reg_ccid2_sz_15_8_lsb
#define xd_r_reg_ccid2_sz_23_16
#define reg_ccid2_sz_23_16_pos
#define reg_ccid2_sz_23_16_len
#define reg_ccid2_sz_23_16_lsb
#define xd_r_reg_ccid2_sz_25_24
#define reg_ccid2_sz_25_24_pos
#define reg_ccid2_sz_25_24_len
#define reg_ccid2_sz_25_24_lsb
#define xd_r_reg_ccid2_sy_7_0
#define reg_ccid2_sy_7_0_pos
#define reg_ccid2_sy_7_0_len
#define reg_ccid2_sy_7_0_lsb
#define xd_r_reg_ccid2_sy_15_8
#define reg_ccid2_sy_15_8_pos
#define reg_ccid2_sy_15_8_len
#define reg_ccid2_sy_15_8_lsb
#define xd_r_reg_ccid2_sy_23_16
#define reg_ccid2_sy_23_16_pos
#define reg_ccid2_sy_23_16_len
#define reg_ccid2_sy_23_16_lsb
#define xd_r_reg_ccid2_sy_25_24
#define reg_ccid2_sy_25_24_pos
#define reg_ccid2_sy_25_24_len
#define reg_ccid2_sy_25_24_lsb
#define xd_p_dagc1_accumulate_num_2k_7_0
#define dagc1_accumulate_num_2k_7_0_pos
#define dagc1_accumulate_num_2k_7_0_len
#define dagc1_accumulate_num_2k_7_0_lsb
#define xd_p_dagc1_accumulate_num_2k_12_8
#define dagc1_accumulate_num_2k_12_8_pos
#define dagc1_accumulate_num_2k_12_8_len
#define dagc1_accumulate_num_2k_12_8_lsb
#define xd_p_dagc1_accumulate_num_8k_7_0
#define dagc1_accumulate_num_8k_7_0_pos
#define dagc1_accumulate_num_8k_7_0_len
#define dagc1_accumulate_num_8k_7_0_lsb
#define xd_p_dagc1_accumulate_num_8k_14_8
#define dagc1_accumulate_num_8k_14_8_pos
#define dagc1_accumulate_num_8k_14_8_len
#define dagc1_accumulate_num_8k_14_8_lsb
#define xd_p_dagc1_desired_level_0
#define dagc1_desired_level_0_pos
#define dagc1_desired_level_0_len
#define dagc1_desired_level_0_lsb
#define xd_p_dagc1_desired_level_8_1
#define dagc1_desired_level_8_1_pos
#define dagc1_desired_level_8_1_len
#define dagc1_desired_level_8_1_lsb
#define xd_p_dagc1_apply_delay
#define dagc1_apply_delay_pos
#define dagc1_apply_delay_len
#define dagc1_apply_delay_lsb
#define xd_p_dagc1_bypass_scale_ctl
#define dagc1_bypass_scale_ctl_pos
#define dagc1_bypass_scale_ctl_len
#define dagc1_bypass_scale_ctl_lsb
#define xd_p_reg_dagc1_in_sat_cnt_7_0
#define reg_dagc1_in_sat_cnt_7_0_pos
#define reg_dagc1_in_sat_cnt_7_0_len
#define reg_dagc1_in_sat_cnt_7_0_lsb
#define xd_p_reg_dagc1_in_sat_cnt_15_8
#define reg_dagc1_in_sat_cnt_15_8_pos
#define reg_dagc1_in_sat_cnt_15_8_len
#define reg_dagc1_in_sat_cnt_15_8_lsb
#define xd_p_reg_dagc1_in_sat_cnt_23_16
#define reg_dagc1_in_sat_cnt_23_16_pos
#define reg_dagc1_in_sat_cnt_23_16_len
#define reg_dagc1_in_sat_cnt_23_16_lsb
#define xd_p_reg_dagc1_in_sat_cnt_31_24
#define reg_dagc1_in_sat_cnt_31_24_pos
#define reg_dagc1_in_sat_cnt_31_24_len
#define reg_dagc1_in_sat_cnt_31_24_lsb
#define xd_p_reg_dagc1_out_sat_cnt_7_0
#define reg_dagc1_out_sat_cnt_7_0_pos
#define reg_dagc1_out_sat_cnt_7_0_len
#define reg_dagc1_out_sat_cnt_7_0_lsb
#define xd_p_reg_dagc1_out_sat_cnt_15_8
#define reg_dagc1_out_sat_cnt_15_8_pos
#define reg_dagc1_out_sat_cnt_15_8_len
#define reg_dagc1_out_sat_cnt_15_8_lsb
#define xd_p_reg_dagc1_out_sat_cnt_23_16
#define reg_dagc1_out_sat_cnt_23_16_pos
#define reg_dagc1_out_sat_cnt_23_16_len
#define reg_dagc1_out_sat_cnt_23_16_lsb
#define xd_p_reg_dagc1_out_sat_cnt_31_24
#define reg_dagc1_out_sat_cnt_31_24_pos
#define reg_dagc1_out_sat_cnt_31_24_len
#define reg_dagc1_out_sat_cnt_31_24_lsb
#define xd_r_dagc1_multiplier_7_0
#define dagc1_multiplier_7_0_pos
#define dagc1_multiplier_7_0_len
#define dagc1_multiplier_7_0_lsb
#define xd_r_dagc1_multiplier_15_8
#define dagc1_multiplier_15_8_pos
#define dagc1_multiplier_15_8_len
#define dagc1_multiplier_15_8_lsb
#define xd_r_dagc1_right_shift_bits
#define dagc1_right_shift_bits_pos
#define dagc1_right_shift_bits_len
#define dagc1_right_shift_bits_lsb
#define xd_p_reg_bfs_fcw_7_0
#define reg_bfs_fcw_7_0_pos
#define reg_bfs_fcw_7_0_len
#define reg_bfs_fcw_7_0_lsb
#define xd_p_reg_bfs_fcw_15_8
#define reg_bfs_fcw_15_8_pos
#define reg_bfs_fcw_15_8_len
#define reg_bfs_fcw_15_8_lsb
#define xd_p_reg_bfs_fcw_22_16
#define reg_bfs_fcw_22_16_pos
#define reg_bfs_fcw_22_16_len
#define reg_bfs_fcw_22_16_lsb
#define xd_p_reg_antif_sf_7_0
#define reg_antif_sf_7_0_pos
#define reg_antif_sf_7_0_len
#define reg_antif_sf_7_0_lsb
#define xd_p_reg_antif_sf_11_8
#define reg_antif_sf_11_8_pos
#define reg_antif_sf_11_8_len
#define reg_antif_sf_11_8_lsb
#define xd_r_bfs_fcw_q_7_0
#define bfs_fcw_q_7_0_pos
#define bfs_fcw_q_7_0_len
#define bfs_fcw_q_7_0_lsb
#define xd_r_bfs_fcw_q_15_8
#define bfs_fcw_q_15_8_pos
#define bfs_fcw_q_15_8_len
#define bfs_fcw_q_15_8_lsb
#define xd_r_bfs_fcw_q_22_16
#define bfs_fcw_q_22_16_pos
#define bfs_fcw_q_22_16_len
#define bfs_fcw_q_22_16_lsb
#define xd_p_reg_dca_enu
#define reg_dca_enu_pos
#define reg_dca_enu_len
#define reg_dca_enu_lsb
#define xd_p_reg_dca_enl
#define reg_dca_enl_pos
#define reg_dca_enl_len
#define reg_dca_enl_lsb
#define xd_p_reg_dca_lower_chip
#define reg_dca_lower_chip_pos
#define reg_dca_lower_chip_len
#define reg_dca_lower_chip_lsb
#define xd_p_reg_dca_upper_chip
#define reg_dca_upper_chip_pos
#define reg_dca_upper_chip_len
#define reg_dca_upper_chip_lsb
#define xd_p_reg_dca_platch
#define reg_dca_platch_pos
#define reg_dca_platch_len
#define reg_dca_platch_lsb
#define xd_p_reg_dca_th
#define reg_dca_th_pos
#define reg_dca_th_len
#define reg_dca_th_lsb
#define xd_p_reg_dca_scale
#define reg_dca_scale_pos
#define reg_dca_scale_len
#define reg_dca_scale_lsb
#define xd_p_reg_dca_tone_7_0
#define reg_dca_tone_7_0_pos
#define reg_dca_tone_7_0_len
#define reg_dca_tone_7_0_lsb
#define xd_p_reg_dca_tone_12_8
#define reg_dca_tone_12_8_pos
#define reg_dca_tone_12_8_len
#define reg_dca_tone_12_8_lsb
#define xd_p_reg_dca_time_7_0
#define reg_dca_time_7_0_pos
#define reg_dca_time_7_0_len
#define reg_dca_time_7_0_lsb
#define xd_p_reg_dca_time_15_8
#define reg_dca_time_15_8_pos
#define reg_dca_time_15_8_len
#define reg_dca_time_15_8_lsb
#define xd_r_dcasm
#define dcasm_pos
#define dcasm_len
#define dcasm_lsb
#define xd_p_reg_qnt_valuew_7_0
#define reg_qnt_valuew_7_0_pos
#define reg_qnt_valuew_7_0_len
#define reg_qnt_valuew_7_0_lsb
#define xd_p_reg_qnt_valuew_10_8
#define reg_qnt_valuew_10_8_pos
#define reg_qnt_valuew_10_8_len
#define reg_qnt_valuew_10_8_lsb
#define xd_p_dca_sbx_gain_diff_7_0
#define dca_sbx_gain_diff_7_0_pos
#define dca_sbx_gain_diff_7_0_len
#define dca_sbx_gain_diff_7_0_lsb
#define xd_p_dca_sbx_gain_diff_9_8
#define dca_sbx_gain_diff_9_8_pos
#define dca_sbx_gain_diff_9_8_len
#define dca_sbx_gain_diff_9_8_lsb
#define xd_p_reg_dca_stand_alone
#define reg_dca_stand_alone_pos
#define reg_dca_stand_alone_len
#define reg_dca_stand_alone_lsb
#define xd_p_reg_dca_upper_out_en
#define reg_dca_upper_out_en_pos
#define reg_dca_upper_out_en_len
#define reg_dca_upper_out_en_lsb
#define xd_p_reg_dca_rc_en
#define reg_dca_rc_en_pos
#define reg_dca_rc_en_len
#define reg_dca_rc_en_lsb
#define xd_p_reg_dca_retrain_send
#define reg_dca_retrain_send_pos
#define reg_dca_retrain_send_len
#define reg_dca_retrain_send_lsb
#define xd_p_reg_dca_retrain_rec
#define reg_dca_retrain_rec_pos
#define reg_dca_retrain_rec_len
#define reg_dca_retrain_rec_lsb
#define xd_p_reg_dca_api_tpsrdy
#define reg_dca_api_tpsrdy_pos
#define reg_dca_api_tpsrdy_len
#define reg_dca_api_tpsrdy_lsb
#define xd_p_reg_dca_symbol_gap
#define reg_dca_symbol_gap_pos
#define reg_dca_symbol_gap_len
#define reg_dca_symbol_gap_lsb
#define xd_p_reg_qnt_nfvaluew_7_0
#define reg_qnt_nfvaluew_7_0_pos
#define reg_qnt_nfvaluew_7_0_len
#define reg_qnt_nfvaluew_7_0_lsb
#define xd_p_reg_qnt_nfvaluew_10_8
#define reg_qnt_nfvaluew_10_8_pos
#define reg_qnt_nfvaluew_10_8_len
#define reg_qnt_nfvaluew_10_8_lsb
#define xd_p_reg_qnt_flatness_thr_7_0
#define reg_qnt_flatness_thr_7_0_pos
#define reg_qnt_flatness_thr_7_0_len
#define reg_qnt_flatness_thr_7_0_lsb
#define xd_p_reg_qnt_flatness_thr_9_8
#define reg_qnt_flatness_thr_9_8_pos
#define reg_qnt_flatness_thr_9_8_len
#define reg_qnt_flatness_thr_9_8_lsb
#define xd_p_reg_dca_tone_idx_5_0
#define reg_dca_tone_idx_5_0_pos
#define reg_dca_tone_idx_5_0_len
#define reg_dca_tone_idx_5_0_lsb
#define xd_p_reg_dca_tone_idx_12_6
#define reg_dca_tone_idx_12_6_pos
#define reg_dca_tone_idx_12_6_len
#define reg_dca_tone_idx_12_6_lsb
#define xd_p_reg_dca_data_vld
#define reg_dca_data_vld_pos
#define reg_dca_data_vld_len
#define reg_dca_data_vld_lsb
#define xd_p_reg_dca_read_update
#define reg_dca_read_update_pos
#define reg_dca_read_update_len
#define reg_dca_read_update_lsb
#define xd_r_reg_dca_data_re_5_0
#define reg_dca_data_re_5_0_pos
#define reg_dca_data_re_5_0_len
#define reg_dca_data_re_5_0_lsb
#define xd_r_reg_dca_data_re_10_6
#define reg_dca_data_re_10_6_pos
#define reg_dca_data_re_10_6_len
#define reg_dca_data_re_10_6_lsb
#define xd_r_reg_dca_data_im_7_0
#define reg_dca_data_im_7_0_pos
#define reg_dca_data_im_7_0_len
#define reg_dca_data_im_7_0_lsb
#define xd_r_reg_dca_data_im_10_8
#define reg_dca_data_im_10_8_pos
#define reg_dca_data_im_10_8_len
#define reg_dca_data_im_10_8_lsb
#define xd_r_reg_dca_data_h2_7_0
#define reg_dca_data_h2_7_0_pos
#define reg_dca_data_h2_7_0_len
#define reg_dca_data_h2_7_0_lsb
#define xd_r_reg_dca_data_h2_9_8
#define reg_dca_data_h2_9_8_pos
#define reg_dca_data_h2_9_8_len
#define reg_dca_data_h2_9_8_lsb
#define xd_p_reg_f_adc_7_0
#define reg_f_adc_7_0_pos
#define reg_f_adc_7_0_len
#define reg_f_adc_7_0_lsb
#define xd_p_reg_f_adc_15_8
#define reg_f_adc_15_8_pos
#define reg_f_adc_15_8_len
#define reg_f_adc_15_8_lsb
#define xd_p_reg_f_adc_23_16
#define reg_f_adc_23_16_pos
#define reg_f_adc_23_16_len
#define reg_f_adc_23_16_lsb
#define xd_r_intp_mu_7_0
#define intp_mu_7_0_pos
#define intp_mu_7_0_len
#define intp_mu_7_0_lsb
#define xd_r_intp_mu_15_8
#define intp_mu_15_8_pos
#define intp_mu_15_8_len
#define intp_mu_15_8_lsb
#define xd_r_intp_mu_19_16
#define intp_mu_19_16_pos
#define intp_mu_19_16_len
#define intp_mu_19_16_lsb
#define xd_p_reg_agc_rst
#define reg_agc_rst_pos
#define reg_agc_rst_len
#define reg_agc_rst_lsb
#define xd_p_rf_agc_en
#define rf_agc_en_pos
#define rf_agc_en_len
#define rf_agc_en_lsb
#define xd_p_rf_agc_dis
#define rf_agc_dis_pos
#define rf_agc_dis_len
#define rf_agc_dis_lsb
#define xd_p_if_agc_rst
#define if_agc_rst_pos
#define if_agc_rst_len
#define if_agc_rst_lsb
#define xd_p_if_agc_en
#define if_agc_en_pos
#define if_agc_en_len
#define if_agc_en_lsb
#define xd_p_if_agc_dis
#define if_agc_dis_pos
#define if_agc_dis_len
#define if_agc_dis_lsb
#define xd_p_agc_lock
#define agc_lock_pos
#define agc_lock_len
#define agc_lock_lsb
#define xd_p_reg_tinr_rst
#define reg_tinr_rst_pos
#define reg_tinr_rst_len
#define reg_tinr_rst_lsb
#define xd_p_reg_tinr_en
#define reg_tinr_en_pos
#define reg_tinr_en_len
#define reg_tinr_en_lsb
#define xd_p_reg_ccifs_en
#define reg_ccifs_en_pos
#define reg_ccifs_en_len
#define reg_ccifs_en_lsb
#define xd_p_reg_ccifs_dis
#define reg_ccifs_dis_pos
#define reg_ccifs_dis_len
#define reg_ccifs_dis_lsb
#define xd_p_reg_ccifs_rst
#define reg_ccifs_rst_pos
#define reg_ccifs_rst_len
#define reg_ccifs_rst_lsb
#define xd_p_reg_ccifs_byp
#define reg_ccifs_byp_pos
#define reg_ccifs_byp_len
#define reg_ccifs_byp_lsb
#define xd_p_reg_ccif_en
#define reg_ccif_en_pos
#define reg_ccif_en_len
#define reg_ccif_en_lsb
#define xd_p_reg_ccif_dis
#define reg_ccif_dis_pos
#define reg_ccif_dis_len
#define reg_ccif_dis_lsb
#define xd_p_reg_ccif_rst
#define reg_ccif_rst_pos
#define reg_ccif_rst_len
#define reg_ccif_rst_lsb
#define xd_p_reg_ccif_byp
#define reg_ccif_byp_pos
#define reg_ccif_byp_len
#define reg_ccif_byp_lsb
#define xd_p_dagc1_rst
#define dagc1_rst_pos
#define dagc1_rst_len
#define dagc1_rst_lsb
#define xd_p_dagc1_en
#define dagc1_en_pos
#define dagc1_en_len
#define dagc1_en_lsb
#define xd_p_dagc1_mode
#define dagc1_mode_pos
#define dagc1_mode_len
#define dagc1_mode_lsb
#define xd_p_dagc1_done
#define dagc1_done_pos
#define dagc1_done_len
#define dagc1_done_lsb
#define xd_p_ccid_rst
#define ccid_rst_pos
#define ccid_rst_len
#define ccid_rst_lsb
#define xd_p_ccid_en
#define ccid_en_pos
#define ccid_en_len
#define ccid_en_lsb
#define xd_p_ccid_mode
#define ccid_mode_pos
#define ccid_mode_len
#define ccid_mode_lsb
#define xd_p_ccid_done
#define ccid_done_pos
#define ccid_done_len
#define ccid_done_lsb
#define xd_r_ccid_deted
#define ccid_deted_pos
#define ccid_deted_len
#define ccid_deted_lsb
#define xd_p_ccid2_en
#define ccid2_en_pos
#define ccid2_en_len
#define ccid2_en_lsb
#define xd_p_ccid2_done
#define ccid2_done_pos
#define ccid2_done_len
#define ccid2_done_lsb
#define xd_p_reg_bfs_en
#define reg_bfs_en_pos
#define reg_bfs_en_len
#define reg_bfs_en_lsb
#define xd_p_reg_bfs_dis
#define reg_bfs_dis_pos
#define reg_bfs_dis_len
#define reg_bfs_dis_lsb
#define xd_p_reg_bfs_rst
#define reg_bfs_rst_pos
#define reg_bfs_rst_len
#define reg_bfs_rst_lsb
#define xd_p_reg_bfs_byp
#define reg_bfs_byp_pos
#define reg_bfs_byp_len
#define reg_bfs_byp_lsb
#define xd_p_reg_antif_en
#define reg_antif_en_pos
#define reg_antif_en_len
#define reg_antif_en_lsb
#define xd_p_reg_antif_dis
#define reg_antif_dis_pos
#define reg_antif_dis_len
#define reg_antif_dis_lsb
#define xd_p_reg_antif_rst
#define reg_antif_rst_pos
#define reg_antif_rst_len
#define reg_antif_rst_lsb
#define xd_p_reg_antif_byp
#define reg_antif_byp_pos
#define reg_antif_byp_len
#define reg_antif_byp_lsb
#define xd_p_intp_en
#define intp_en_pos
#define intp_en_len
#define intp_en_lsb
#define xd_p_intp_dis
#define intp_dis_pos
#define intp_dis_len
#define intp_dis_lsb
#define xd_p_intp_rst
#define intp_rst_pos
#define intp_rst_len
#define intp_rst_lsb
#define xd_p_intp_byp
#define intp_byp_pos
#define intp_byp_len
#define intp_byp_lsb
#define xd_p_reg_acif_en
#define reg_acif_en_pos
#define reg_acif_en_len
#define reg_acif_en_lsb
#define xd_p_reg_acif_dis
#define reg_acif_dis_pos
#define reg_acif_dis_len
#define reg_acif_dis_lsb
#define xd_p_reg_acif_rst
#define reg_acif_rst_pos
#define reg_acif_rst_len
#define reg_acif_rst_lsb
#define xd_p_reg_acif_byp
#define reg_acif_byp_pos
#define reg_acif_byp_len
#define reg_acif_byp_lsb
#define xd_p_reg_acif_sync_mode
#define reg_acif_sync_mode_pos
#define reg_acif_sync_mode_len
#define reg_acif_sync_mode_lsb
#define xd_p_dagc2_rst
#define dagc2_rst_pos
#define dagc2_rst_len
#define dagc2_rst_lsb
#define xd_p_dagc2_en
#define dagc2_en_pos
#define dagc2_en_len
#define dagc2_en_lsb
#define xd_p_dagc2_mode
#define dagc2_mode_pos
#define dagc2_mode_len
#define dagc2_mode_lsb
#define xd_p_dagc2_done
#define dagc2_done_pos
#define dagc2_done_len
#define dagc2_done_lsb
#define xd_p_reg_dca_en
#define reg_dca_en_pos
#define reg_dca_en_len
#define reg_dca_en_lsb
#define xd_p_dagc2_accumulate_num_2k_7_0
#define dagc2_accumulate_num_2k_7_0_pos
#define dagc2_accumulate_num_2k_7_0_len
#define dagc2_accumulate_num_2k_7_0_lsb
#define xd_p_dagc2_accumulate_num_2k_12_8
#define dagc2_accumulate_num_2k_12_8_pos
#define dagc2_accumulate_num_2k_12_8_len
#define dagc2_accumulate_num_2k_12_8_lsb
#define xd_p_dagc2_accumulate_num_8k_7_0
#define dagc2_accumulate_num_8k_7_0_pos
#define dagc2_accumulate_num_8k_7_0_len
#define dagc2_accumulate_num_8k_7_0_lsb
#define xd_p_dagc2_accumulate_num_8k_12_8
#define dagc2_accumulate_num_8k_12_8_pos
#define dagc2_accumulate_num_8k_12_8_len
#define dagc2_accumulate_num_8k_12_8_lsb
#define xd_p_dagc2_desired_level_2_0
#define dagc2_desired_level_2_0_pos
#define dagc2_desired_level_2_0_len
#define dagc2_desired_level_2_0_lsb
#define xd_p_dagc2_desired_level_8_3
#define dagc2_desired_level_8_3_pos
#define dagc2_desired_level_8_3_len
#define dagc2_desired_level_8_3_lsb
#define xd_p_dagc2_apply_delay
#define dagc2_apply_delay_pos
#define dagc2_apply_delay_len
#define dagc2_apply_delay_lsb
#define xd_p_dagc2_bypass_scale_ctl
#define dagc2_bypass_scale_ctl_pos
#define dagc2_bypass_scale_ctl_len
#define dagc2_bypass_scale_ctl_lsb
#define xd_p_dagc2_programmable_shift1
#define dagc2_programmable_shift1_pos
#define dagc2_programmable_shift1_len
#define dagc2_programmable_shift1_lsb
#define xd_p_dagc2_programmable_shift2
#define dagc2_programmable_shift2_pos
#define dagc2_programmable_shift2_len
#define dagc2_programmable_shift2_lsb
#define xd_p_reg_dagc2_in_sat_cnt_7_0
#define reg_dagc2_in_sat_cnt_7_0_pos
#define reg_dagc2_in_sat_cnt_7_0_len
#define reg_dagc2_in_sat_cnt_7_0_lsb
#define xd_p_reg_dagc2_in_sat_cnt_15_8
#define reg_dagc2_in_sat_cnt_15_8_pos
#define reg_dagc2_in_sat_cnt_15_8_len
#define reg_dagc2_in_sat_cnt_15_8_lsb
#define xd_p_reg_dagc2_in_sat_cnt_23_16
#define reg_dagc2_in_sat_cnt_23_16_pos
#define reg_dagc2_in_sat_cnt_23_16_len
#define reg_dagc2_in_sat_cnt_23_16_lsb
#define xd_p_reg_dagc2_in_sat_cnt_31_24
#define reg_dagc2_in_sat_cnt_31_24_pos
#define reg_dagc2_in_sat_cnt_31_24_len
#define reg_dagc2_in_sat_cnt_31_24_lsb
#define xd_p_reg_dagc2_out_sat_cnt_7_0
#define reg_dagc2_out_sat_cnt_7_0_pos
#define reg_dagc2_out_sat_cnt_7_0_len
#define reg_dagc2_out_sat_cnt_7_0_lsb
#define xd_p_reg_dagc2_out_sat_cnt_15_8
#define reg_dagc2_out_sat_cnt_15_8_pos
#define reg_dagc2_out_sat_cnt_15_8_len
#define reg_dagc2_out_sat_cnt_15_8_lsb
#define xd_p_reg_dagc2_out_sat_cnt_23_16
#define reg_dagc2_out_sat_cnt_23_16_pos
#define reg_dagc2_out_sat_cnt_23_16_len
#define reg_dagc2_out_sat_cnt_23_16_lsb
#define xd_p_reg_dagc2_out_sat_cnt_31_24
#define reg_dagc2_out_sat_cnt_31_24_pos
#define reg_dagc2_out_sat_cnt_31_24_len
#define reg_dagc2_out_sat_cnt_31_24_lsb
#define xd_r_dagc2_multiplier_7_0
#define dagc2_multiplier_7_0_pos
#define dagc2_multiplier_7_0_len
#define dagc2_multiplier_7_0_lsb
#define xd_r_dagc2_multiplier_15_8
#define dagc2_multiplier_15_8_pos
#define dagc2_multiplier_15_8_len
#define dagc2_multiplier_15_8_lsb
#define xd_r_dagc2_right_shift_bits
#define dagc2_right_shift_bits_pos
#define dagc2_right_shift_bits_len
#define dagc2_right_shift_bits_lsb
#define xd_p_cfoe_NS_coeff1_7_0
#define cfoe_NS_coeff1_7_0_pos
#define cfoe_NS_coeff1_7_0_len
#define cfoe_NS_coeff1_7_0_lsb
#define xd_p_cfoe_NS_coeff1_15_8
#define cfoe_NS_coeff1_15_8_pos
#define cfoe_NS_coeff1_15_8_len
#define cfoe_NS_coeff1_15_8_lsb
#define xd_p_cfoe_NS_coeff1_23_16
#define cfoe_NS_coeff1_23_16_pos
#define cfoe_NS_coeff1_23_16_len
#define cfoe_NS_coeff1_23_16_lsb
#define xd_p_cfoe_NS_coeff1_25_24
#define cfoe_NS_coeff1_25_24_pos
#define cfoe_NS_coeff1_25_24_len
#define cfoe_NS_coeff1_25_24_lsb
#define xd_p_cfoe_NS_coeff2_5_0
#define cfoe_NS_coeff2_5_0_pos
#define cfoe_NS_coeff2_5_0_len
#define cfoe_NS_coeff2_5_0_lsb
#define xd_p_cfoe_NS_coeff2_13_6
#define cfoe_NS_coeff2_13_6_pos
#define cfoe_NS_coeff2_13_6_len
#define cfoe_NS_coeff2_13_6_lsb
#define xd_p_cfoe_NS_coeff2_21_14
#define cfoe_NS_coeff2_21_14_pos
#define cfoe_NS_coeff2_21_14_len
#define cfoe_NS_coeff2_21_14_lsb
#define xd_p_cfoe_NS_coeff2_24_22
#define cfoe_NS_coeff2_24_22_pos
#define cfoe_NS_coeff2_24_22_len
#define cfoe_NS_coeff2_24_22_lsb
#define xd_p_cfoe_lf_c1_4_0
#define cfoe_lf_c1_4_0_pos
#define cfoe_lf_c1_4_0_len
#define cfoe_lf_c1_4_0_lsb
#define xd_p_cfoe_lf_c1_12_5
#define cfoe_lf_c1_12_5_pos
#define cfoe_lf_c1_12_5_len
#define cfoe_lf_c1_12_5_lsb
#define xd_p_cfoe_lf_c1_20_13
#define cfoe_lf_c1_20_13_pos
#define cfoe_lf_c1_20_13_len
#define cfoe_lf_c1_20_13_lsb
#define xd_p_cfoe_lf_c1_25_21
#define cfoe_lf_c1_25_21_pos
#define cfoe_lf_c1_25_21_len
#define cfoe_lf_c1_25_21_lsb
#define xd_p_cfoe_lf_c2_2_0
#define cfoe_lf_c2_2_0_pos
#define cfoe_lf_c2_2_0_len
#define cfoe_lf_c2_2_0_lsb
#define xd_p_cfoe_lf_c2_10_3
#define cfoe_lf_c2_10_3_pos
#define cfoe_lf_c2_10_3_len
#define cfoe_lf_c2_10_3_lsb
#define xd_p_cfoe_lf_c2_18_11
#define cfoe_lf_c2_18_11_pos
#define cfoe_lf_c2_18_11_len
#define cfoe_lf_c2_18_11_lsb
#define xd_p_cfoe_lf_c2_25_19
#define cfoe_lf_c2_25_19_pos
#define cfoe_lf_c2_25_19_len
#define cfoe_lf_c2_25_19_lsb
#define xd_p_cfoe_ifod_7_0
#define cfoe_ifod_7_0_pos
#define cfoe_ifod_7_0_len
#define cfoe_ifod_7_0_lsb
#define xd_p_cfoe_ifod_10_8
#define cfoe_ifod_10_8_pos
#define cfoe_ifod_10_8_len
#define cfoe_ifod_10_8_lsb
#define xd_p_cfoe_Divg_ctr_th
#define cfoe_Divg_ctr_th_pos
#define cfoe_Divg_ctr_th_len
#define cfoe_Divg_ctr_th_lsb
#define xd_p_cfoe_FOT_divg_th
#define cfoe_FOT_divg_th_pos
#define cfoe_FOT_divg_th_len
#define cfoe_FOT_divg_th_lsb
#define xd_p_cfoe_FOT_cnvg_th
#define cfoe_FOT_cnvg_th_pos
#define cfoe_FOT_cnvg_th_len
#define cfoe_FOT_cnvg_th_lsb
#define xd_p_reg_cfoe_offset_7_0
#define reg_cfoe_offset_7_0_pos
#define reg_cfoe_offset_7_0_len
#define reg_cfoe_offset_7_0_lsb
#define xd_p_reg_cfoe_offset_9_8
#define reg_cfoe_offset_9_8_pos
#define reg_cfoe_offset_9_8_len
#define reg_cfoe_offset_9_8_lsb
#define xd_p_reg_cfoe_ifoe_sign_corr
#define reg_cfoe_ifoe_sign_corr_pos
#define reg_cfoe_ifoe_sign_corr_len
#define reg_cfoe_ifoe_sign_corr_lsb
#define xd_r_cfoe_fot_LF_output_7_0
#define cfoe_fot_LF_output_7_0_pos
#define cfoe_fot_LF_output_7_0_len
#define cfoe_fot_LF_output_7_0_lsb
#define xd_r_cfoe_fot_LF_output_15_8
#define cfoe_fot_LF_output_15_8_pos
#define cfoe_fot_LF_output_15_8_len
#define cfoe_fot_LF_output_15_8_lsb
#define xd_r_cfoe_ifo_metric_7_0
#define cfoe_ifo_metric_7_0_pos
#define cfoe_ifo_metric_7_0_len
#define cfoe_ifo_metric_7_0_lsb
#define xd_r_cfoe_ifo_metric_15_8
#define cfoe_ifo_metric_15_8_pos
#define cfoe_ifo_metric_15_8_len
#define cfoe_ifo_metric_15_8_lsb
#define xd_r_cfoe_ifo_metric_23_16
#define cfoe_ifo_metric_23_16_pos
#define cfoe_ifo_metric_23_16_len
#define cfoe_ifo_metric_23_16_lsb
#define xd_p_ste_Nu
#define ste_Nu_pos
#define ste_Nu_len
#define ste_Nu_lsb
#define xd_p_ste_GI
#define ste_GI_pos
#define ste_GI_len
#define ste_GI_lsb
#define xd_p_ste_symbol_num
#define ste_symbol_num_pos
#define ste_symbol_num_len
#define ste_symbol_num_lsb
#define xd_p_ste_sample_num
#define ste_sample_num_pos
#define ste_sample_num_len
#define ste_sample_num_lsb
#define xd_p_reg_ste_buf_en
#define reg_ste_buf_en_pos
#define reg_ste_buf_en_len
#define reg_ste_buf_en_lsb
#define xd_p_ste_FFT_offset_7_0
#define ste_FFT_offset_7_0_pos
#define ste_FFT_offset_7_0_len
#define ste_FFT_offset_7_0_lsb
#define xd_p_ste_FFT_offset_11_8
#define ste_FFT_offset_11_8_pos
#define ste_FFT_offset_11_8_len
#define ste_FFT_offset_11_8_lsb
#define xd_p_reg_ste_tstmod
#define reg_ste_tstmod_pos
#define reg_ste_tstmod_len
#define reg_ste_tstmod_lsb
#define xd_p_ste_adv_start_7_0
#define ste_adv_start_7_0_pos
#define ste_adv_start_7_0_len
#define ste_adv_start_7_0_lsb
#define xd_p_ste_adv_start_10_8
#define ste_adv_start_10_8_pos
#define ste_adv_start_10_8_len
#define ste_adv_start_10_8_lsb
#define xd_p_ste_adv_stop
#define ste_adv_stop_pos
#define ste_adv_stop_len
#define ste_adv_stop_lsb
#define xd_r_ste_P_value_7_0
#define ste_P_value_7_0_pos
#define ste_P_value_7_0_len
#define ste_P_value_7_0_lsb
#define xd_r_ste_P_value_10_8
#define ste_P_value_10_8_pos
#define ste_P_value_10_8_len
#define ste_P_value_10_8_lsb
#define xd_r_ste_M_value_7_0
#define ste_M_value_7_0_pos
#define ste_M_value_7_0_len
#define ste_M_value_7_0_lsb
#define xd_r_ste_M_value_10_8
#define ste_M_value_10_8_pos
#define ste_M_value_10_8_len
#define ste_M_value_10_8_lsb
#define xd_r_ste_H1
#define ste_H1_pos
#define ste_H1_len
#define ste_H1_lsb
#define xd_r_ste_H2
#define ste_H2_pos
#define ste_H2_len
#define ste_H2_lsb
#define xd_r_ste_H3
#define ste_H3_pos
#define ste_H3_len
#define ste_H3_lsb
#define xd_r_ste_H4
#define ste_H4_pos
#define ste_H4_len
#define ste_H4_lsb
#define xd_r_ste_Corr_value_I_7_0
#define ste_Corr_value_I_7_0_pos
#define ste_Corr_value_I_7_0_len
#define ste_Corr_value_I_7_0_lsb
#define xd_r_ste_Corr_value_I_15_8
#define ste_Corr_value_I_15_8_pos
#define ste_Corr_value_I_15_8_len
#define ste_Corr_value_I_15_8_lsb
#define xd_r_ste_Corr_value_I_23_16
#define ste_Corr_value_I_23_16_pos
#define ste_Corr_value_I_23_16_len
#define ste_Corr_value_I_23_16_lsb
#define xd_r_ste_Corr_value_I_27_24
#define ste_Corr_value_I_27_24_pos
#define ste_Corr_value_I_27_24_len
#define ste_Corr_value_I_27_24_lsb
#define xd_r_ste_Corr_value_Q_7_0
#define ste_Corr_value_Q_7_0_pos
#define ste_Corr_value_Q_7_0_len
#define ste_Corr_value_Q_7_0_lsb
#define xd_r_ste_Corr_value_Q_15_8
#define ste_Corr_value_Q_15_8_pos
#define ste_Corr_value_Q_15_8_len
#define ste_Corr_value_Q_15_8_lsb
#define xd_r_ste_Corr_value_Q_23_16
#define ste_Corr_value_Q_23_16_pos
#define ste_Corr_value_Q_23_16_len
#define ste_Corr_value_Q_23_16_lsb
#define xd_r_ste_Corr_value_Q_27_24
#define ste_Corr_value_Q_27_24_pos
#define ste_Corr_value_Q_27_24_len
#define ste_Corr_value_Q_27_24_lsb
#define xd_r_ste_J_num_7_0
#define ste_J_num_7_0_pos
#define ste_J_num_7_0_len
#define ste_J_num_7_0_lsb
#define xd_r_ste_J_num_15_8
#define ste_J_num_15_8_pos
#define ste_J_num_15_8_len
#define ste_J_num_15_8_lsb
#define xd_r_ste_J_num_23_16
#define ste_J_num_23_16_pos
#define ste_J_num_23_16_len
#define ste_J_num_23_16_lsb
#define xd_r_ste_J_num_31_24
#define ste_J_num_31_24_pos
#define ste_J_num_31_24_len
#define ste_J_num_31_24_lsb
#define xd_r_ste_J_den_7_0
#define ste_J_den_7_0_pos
#define ste_J_den_7_0_len
#define ste_J_den_7_0_lsb
#define xd_r_ste_J_den_15_8
#define ste_J_den_15_8_pos
#define ste_J_den_15_8_len
#define ste_J_den_15_8_lsb
#define xd_r_ste_J_den_18_16
#define ste_J_den_18_16_pos
#define ste_J_den_18_16_len
#define ste_J_den_18_16_lsb
#define xd_r_ste_Beacon_Indicator
#define ste_Beacon_Indicator_pos
#define ste_Beacon_Indicator_len
#define ste_Beacon_Indicator_lsb
#define xd_r_tpsd_Frame_Num
#define tpsd_Frame_Num_pos
#define tpsd_Frame_Num_len
#define tpsd_Frame_Num_lsb
#define xd_r_tpsd_Constel
#define tpsd_Constel_pos
#define tpsd_Constel_len
#define tpsd_Constel_lsb
#define xd_r_tpsd_GI
#define tpsd_GI_pos
#define tpsd_GI_len
#define tpsd_GI_lsb
#define xd_r_tpsd_Mode
#define tpsd_Mode_pos
#define tpsd_Mode_len
#define tpsd_Mode_lsb
#define xd_r_tpsd_CR_HP
#define tpsd_CR_HP_pos
#define tpsd_CR_HP_len
#define tpsd_CR_HP_lsb
#define xd_r_tpsd_CR_LP
#define tpsd_CR_LP_pos
#define tpsd_CR_LP_len
#define tpsd_CR_LP_lsb
#define xd_r_tpsd_Hie
#define tpsd_Hie_pos
#define tpsd_Hie_len
#define tpsd_Hie_lsb
#define xd_r_tpsd_Res_Bits
#define tpsd_Res_Bits_pos
#define tpsd_Res_Bits_len
#define tpsd_Res_Bits_lsb
#define xd_r_tpsd_Res_Bits_0
#define tpsd_Res_Bits_0_pos
#define tpsd_Res_Bits_0_len
#define tpsd_Res_Bits_0_lsb
#define xd_r_tpsd_LengthInd
#define tpsd_LengthInd_pos
#define tpsd_LengthInd_len
#define tpsd_LengthInd_lsb
#define xd_r_tpsd_Cell_Id_7_0
#define tpsd_Cell_Id_7_0_pos
#define tpsd_Cell_Id_7_0_len
#define tpsd_Cell_Id_7_0_lsb
#define xd_r_tpsd_Cell_Id_15_8
#define tpsd_Cell_Id_15_8_pos
#define tpsd_Cell_Id_15_8_len
#define tpsd_Cell_Id_15_8_lsb
#define xd_p_reg_fft_mask_tone0_7_0
#define reg_fft_mask_tone0_7_0_pos
#define reg_fft_mask_tone0_7_0_len
#define reg_fft_mask_tone0_7_0_lsb
#define xd_p_reg_fft_mask_tone0_12_8
#define reg_fft_mask_tone0_12_8_pos
#define reg_fft_mask_tone0_12_8_len
#define reg_fft_mask_tone0_12_8_lsb
#define xd_p_reg_fft_mask_tone1_7_0
#define reg_fft_mask_tone1_7_0_pos
#define reg_fft_mask_tone1_7_0_len
#define reg_fft_mask_tone1_7_0_lsb
#define xd_p_reg_fft_mask_tone1_12_8
#define reg_fft_mask_tone1_12_8_pos
#define reg_fft_mask_tone1_12_8_len
#define reg_fft_mask_tone1_12_8_lsb
#define xd_p_reg_fft_mask_tone2_7_0
#define reg_fft_mask_tone2_7_0_pos
#define reg_fft_mask_tone2_7_0_len
#define reg_fft_mask_tone2_7_0_lsb
#define xd_p_reg_fft_mask_tone2_12_8
#define reg_fft_mask_tone2_12_8_pos
#define reg_fft_mask_tone2_12_8_len
#define reg_fft_mask_tone2_12_8_lsb
#define xd_p_reg_fft_mask_tone3_7_0
#define reg_fft_mask_tone3_7_0_pos
#define reg_fft_mask_tone3_7_0_len
#define reg_fft_mask_tone3_7_0_lsb
#define xd_p_reg_fft_mask_tone3_12_8
#define reg_fft_mask_tone3_12_8_pos
#define reg_fft_mask_tone3_12_8_len
#define reg_fft_mask_tone3_12_8_lsb
#define xd_p_reg_fft_mask_from0_7_0
#define reg_fft_mask_from0_7_0_pos
#define reg_fft_mask_from0_7_0_len
#define reg_fft_mask_from0_7_0_lsb
#define xd_p_reg_fft_mask_from0_12_8
#define reg_fft_mask_from0_12_8_pos
#define reg_fft_mask_from0_12_8_len
#define reg_fft_mask_from0_12_8_lsb
#define xd_p_reg_fft_mask_to0_7_0
#define reg_fft_mask_to0_7_0_pos
#define reg_fft_mask_to0_7_0_len
#define reg_fft_mask_to0_7_0_lsb
#define xd_p_reg_fft_mask_to0_12_8
#define reg_fft_mask_to0_12_8_pos
#define reg_fft_mask_to0_12_8_len
#define reg_fft_mask_to0_12_8_lsb
#define xd_p_reg_fft_mask_from1_7_0
#define reg_fft_mask_from1_7_0_pos
#define reg_fft_mask_from1_7_0_len
#define reg_fft_mask_from1_7_0_lsb
#define xd_p_reg_fft_mask_from1_12_8
#define reg_fft_mask_from1_12_8_pos
#define reg_fft_mask_from1_12_8_len
#define reg_fft_mask_from1_12_8_lsb
#define xd_p_reg_fft_mask_to1_7_0
#define reg_fft_mask_to1_7_0_pos
#define reg_fft_mask_to1_7_0_len
#define reg_fft_mask_to1_7_0_lsb
#define xd_p_reg_fft_mask_to1_12_8
#define reg_fft_mask_to1_12_8_pos
#define reg_fft_mask_to1_12_8_len
#define reg_fft_mask_to1_12_8_lsb
#define xd_p_reg_cge_idx0_7_0
#define reg_cge_idx0_7_0_pos
#define reg_cge_idx0_7_0_len
#define reg_cge_idx0_7_0_lsb
#define xd_p_reg_cge_idx0_12_8
#define reg_cge_idx0_12_8_pos
#define reg_cge_idx0_12_8_len
#define reg_cge_idx0_12_8_lsb
#define xd_p_reg_cge_idx1_7_0
#define reg_cge_idx1_7_0_pos
#define reg_cge_idx1_7_0_len
#define reg_cge_idx1_7_0_lsb
#define xd_p_reg_cge_idx1_12_8
#define reg_cge_idx1_12_8_pos
#define reg_cge_idx1_12_8_len
#define reg_cge_idx1_12_8_lsb
#define xd_p_reg_cge_idx2_7_0
#define reg_cge_idx2_7_0_pos
#define reg_cge_idx2_7_0_len
#define reg_cge_idx2_7_0_lsb
#define xd_p_reg_cge_idx2_12_8
#define reg_cge_idx2_12_8_pos
#define reg_cge_idx2_12_8_len
#define reg_cge_idx2_12_8_lsb
#define xd_p_reg_cge_idx3_7_0
#define reg_cge_idx3_7_0_pos
#define reg_cge_idx3_7_0_len
#define reg_cge_idx3_7_0_lsb
#define xd_p_reg_cge_idx3_12_8
#define reg_cge_idx3_12_8_pos
#define reg_cge_idx3_12_8_len
#define reg_cge_idx3_12_8_lsb
#define xd_p_reg_cge_idx4_7_0
#define reg_cge_idx4_7_0_pos
#define reg_cge_idx4_7_0_len
#define reg_cge_idx4_7_0_lsb
#define xd_p_reg_cge_idx4_12_8
#define reg_cge_idx4_12_8_pos
#define reg_cge_idx4_12_8_len
#define reg_cge_idx4_12_8_lsb
#define xd_p_reg_cge_idx5_7_0
#define reg_cge_idx5_7_0_pos
#define reg_cge_idx5_7_0_len
#define reg_cge_idx5_7_0_lsb
#define xd_p_reg_cge_idx5_12_8
#define reg_cge_idx5_12_8_pos
#define reg_cge_idx5_12_8_len
#define reg_cge_idx5_12_8_lsb
#define xd_p_reg_cge_idx6_7_0
#define reg_cge_idx6_7_0_pos
#define reg_cge_idx6_7_0_len
#define reg_cge_idx6_7_0_lsb
#define xd_p_reg_cge_idx6_12_8
#define reg_cge_idx6_12_8_pos
#define reg_cge_idx6_12_8_len
#define reg_cge_idx6_12_8_lsb
#define xd_p_reg_cge_idx7_7_0
#define reg_cge_idx7_7_0_pos
#define reg_cge_idx7_7_0_len
#define reg_cge_idx7_7_0_lsb
#define xd_p_reg_cge_idx7_12_8
#define reg_cge_idx7_12_8_pos
#define reg_cge_idx7_12_8_len
#define reg_cge_idx7_12_8_lsb
#define xd_p_reg_cge_idx8_7_0
#define reg_cge_idx8_7_0_pos
#define reg_cge_idx8_7_0_len
#define reg_cge_idx8_7_0_lsb
#define xd_p_reg_cge_idx8_12_8
#define reg_cge_idx8_12_8_pos
#define reg_cge_idx8_12_8_len
#define reg_cge_idx8_12_8_lsb
#define xd_p_reg_cge_idx9_7_0
#define reg_cge_idx9_7_0_pos
#define reg_cge_idx9_7_0_len
#define reg_cge_idx9_7_0_lsb
#define xd_p_reg_cge_idx9_12_8
#define reg_cge_idx9_12_8_pos
#define reg_cge_idx9_12_8_len
#define reg_cge_idx9_12_8_lsb
#define xd_p_reg_cge_idx10_7_0
#define reg_cge_idx10_7_0_pos
#define reg_cge_idx10_7_0_len
#define reg_cge_idx10_7_0_lsb
#define xd_p_reg_cge_idx10_12_8
#define reg_cge_idx10_12_8_pos
#define reg_cge_idx10_12_8_len
#define reg_cge_idx10_12_8_lsb
#define xd_p_reg_cge_idx11_7_0
#define reg_cge_idx11_7_0_pos
#define reg_cge_idx11_7_0_len
#define reg_cge_idx11_7_0_lsb
#define xd_p_reg_cge_idx11_12_8
#define reg_cge_idx11_12_8_pos
#define reg_cge_idx11_12_8_len
#define reg_cge_idx11_12_8_lsb
#define xd_p_reg_cge_idx12_7_0
#define reg_cge_idx12_7_0_pos
#define reg_cge_idx12_7_0_len
#define reg_cge_idx12_7_0_lsb
#define xd_p_reg_cge_idx12_12_8
#define reg_cge_idx12_12_8_pos
#define reg_cge_idx12_12_8_len
#define reg_cge_idx12_12_8_lsb
#define xd_p_reg_cge_idx13_7_0
#define reg_cge_idx13_7_0_pos
#define reg_cge_idx13_7_0_len
#define reg_cge_idx13_7_0_lsb
#define xd_p_reg_cge_idx13_12_8
#define reg_cge_idx13_12_8_pos
#define reg_cge_idx13_12_8_len
#define reg_cge_idx13_12_8_lsb
#define xd_p_reg_cge_idx14_7_0
#define reg_cge_idx14_7_0_pos
#define reg_cge_idx14_7_0_len
#define reg_cge_idx14_7_0_lsb
#define xd_p_reg_cge_idx14_12_8
#define reg_cge_idx14_12_8_pos
#define reg_cge_idx14_12_8_len
#define reg_cge_idx14_12_8_lsb
#define xd_p_reg_cge_idx15_7_0
#define reg_cge_idx15_7_0_pos
#define reg_cge_idx15_7_0_len
#define reg_cge_idx15_7_0_lsb
#define xd_p_reg_cge_idx15_12_8
#define reg_cge_idx15_12_8_pos
#define reg_cge_idx15_12_8_len
#define reg_cge_idx15_12_8_lsb
#define xd_r_reg_fft_crc
#define reg_fft_crc_pos
#define reg_fft_crc_len
#define reg_fft_crc_lsb
#define xd_p_fd_fft_shift_max
#define fd_fft_shift_max_pos
#define fd_fft_shift_max_len
#define fd_fft_shift_max_lsb
#define xd_r_fd_fft_shift
#define fd_fft_shift_pos
#define fd_fft_shift_len
#define fd_fft_shift_lsb
#define xd_r_fd_fft_frame_num
#define fd_fft_frame_num_pos
#define fd_fft_frame_num_len
#define fd_fft_frame_num_lsb
#define xd_r_fd_fft_symbol_count
#define fd_fft_symbol_count_pos
#define fd_fft_symbol_count_len
#define fd_fft_symbol_count_lsb
#define xd_r_reg_fft_idx_max_7_0
#define reg_fft_idx_max_7_0_pos
#define reg_fft_idx_max_7_0_len
#define reg_fft_idx_max_7_0_lsb
#define xd_r_reg_fft_idx_max_12_8
#define reg_fft_idx_max_12_8_pos
#define reg_fft_idx_max_12_8_len
#define reg_fft_idx_max_12_8_lsb
#define xd_p_reg_cge_program
#define reg_cge_program_pos
#define reg_cge_program_len
#define reg_cge_program_lsb
#define xd_p_reg_cge_fixed
#define reg_cge_fixed_pos
#define reg_cge_fixed_len
#define reg_cge_fixed_lsb
#define xd_p_reg_fft_rotate_en
#define reg_fft_rotate_en_pos
#define reg_fft_rotate_en_len
#define reg_fft_rotate_en_lsb
#define xd_p_reg_fft_rotate_base_4_0
#define reg_fft_rotate_base_4_0_pos
#define reg_fft_rotate_base_4_0_len
#define reg_fft_rotate_base_4_0_lsb
#define xd_p_reg_fft_rotate_base_12_5
#define reg_fft_rotate_base_12_5_pos
#define reg_fft_rotate_base_12_5_len
#define reg_fft_rotate_base_12_5_lsb
#define xd_p_reg_gp_trigger_fd
#define reg_gp_trigger_fd_pos
#define reg_gp_trigger_fd_len
#define reg_gp_trigger_fd_lsb
#define xd_p_reg_trigger_sel_fd
#define reg_trigger_sel_fd_pos
#define reg_trigger_sel_fd_len
#define reg_trigger_sel_fd_lsb
#define xd_p_reg_trigger_module_sel_fd
#define reg_trigger_module_sel_fd_pos
#define reg_trigger_module_sel_fd_len
#define reg_trigger_module_sel_fd_lsb
#define xd_p_reg_trigger_set_sel_fd
#define reg_trigger_set_sel_fd_pos
#define reg_trigger_set_sel_fd_len
#define reg_trigger_set_sel_fd_lsb
#define xd_p_reg_fd_noname_7_0
#define reg_fd_noname_7_0_pos
#define reg_fd_noname_7_0_len
#define reg_fd_noname_7_0_lsb
#define xd_p_reg_fd_noname_15_8
#define reg_fd_noname_15_8_pos
#define reg_fd_noname_15_8_len
#define reg_fd_noname_15_8_lsb
#define xd_p_reg_fd_noname_23_16
#define reg_fd_noname_23_16_pos
#define reg_fd_noname_23_16_len
#define reg_fd_noname_23_16_lsb
#define xd_p_reg_fd_noname_31_24
#define reg_fd_noname_31_24_pos
#define reg_fd_noname_31_24_len
#define reg_fd_noname_31_24_lsb
#define xd_r_fd_fpcc_cp_corr_signn
#define fd_fpcc_cp_corr_signn_pos
#define fd_fpcc_cp_corr_signn_len
#define fd_fpcc_cp_corr_signn_lsb
#define xd_p_reg_feq_s1
#define reg_feq_s1_pos
#define reg_feq_s1_len
#define reg_feq_s1_lsb
#define xd_p_fd_fpcc_cp_corr_tone_th
#define fd_fpcc_cp_corr_tone_th_pos
#define fd_fpcc_cp_corr_tone_th_len
#define fd_fpcc_cp_corr_tone_th_lsb
#define xd_p_fd_fpcc_cp_corr_symbol_log_th
#define fd_fpcc_cp_corr_symbol_log_th_pos
#define fd_fpcc_cp_corr_symbol_log_th_len
#define fd_fpcc_cp_corr_symbol_log_th_lsb
#define xd_p_fd_fpcc_cp_corr_int
#define fd_fpcc_cp_corr_int_pos
#define fd_fpcc_cp_corr_int_len
#define fd_fpcc_cp_corr_int_lsb
#define xd_p_reg_sfoe_ns_7_0
#define reg_sfoe_ns_7_0_pos
#define reg_sfoe_ns_7_0_len
#define reg_sfoe_ns_7_0_lsb
#define xd_p_reg_sfoe_ns_14_8
#define reg_sfoe_ns_14_8_pos
#define reg_sfoe_ns_14_8_len
#define reg_sfoe_ns_14_8_lsb
#define xd_p_reg_sfoe_c1_7_0
#define reg_sfoe_c1_7_0_pos
#define reg_sfoe_c1_7_0_len
#define reg_sfoe_c1_7_0_lsb
#define xd_p_reg_sfoe_c1_15_8
#define reg_sfoe_c1_15_8_pos
#define reg_sfoe_c1_15_8_len
#define reg_sfoe_c1_15_8_lsb
#define xd_p_reg_sfoe_c1_17_16
#define reg_sfoe_c1_17_16_pos
#define reg_sfoe_c1_17_16_len
#define reg_sfoe_c1_17_16_lsb
#define xd_p_reg_sfoe_c2_7_0
#define reg_sfoe_c2_7_0_pos
#define reg_sfoe_c2_7_0_len
#define reg_sfoe_c2_7_0_lsb
#define xd_p_reg_sfoe_c2_15_8
#define reg_sfoe_c2_15_8_pos
#define reg_sfoe_c2_15_8_len
#define reg_sfoe_c2_15_8_lsb
#define xd_p_reg_sfoe_c2_17_16
#define reg_sfoe_c2_17_16_pos
#define reg_sfoe_c2_17_16_len
#define reg_sfoe_c2_17_16_lsb
#define xd_r_reg_sfoe_out_9_2
#define reg_sfoe_out_9_2_pos
#define reg_sfoe_out_9_2_len
#define reg_sfoe_out_9_2_lsb
#define xd_r_reg_sfoe_out_1_0
#define reg_sfoe_out_1_0_pos
#define reg_sfoe_out_1_0_len
#define reg_sfoe_out_1_0_lsb
#define xd_p_reg_sfoe_lm_counter_th
#define reg_sfoe_lm_counter_th_pos
#define reg_sfoe_lm_counter_th_len
#define reg_sfoe_lm_counter_th_lsb
#define xd_p_reg_sfoe_convg_th
#define reg_sfoe_convg_th_pos
#define reg_sfoe_convg_th_len
#define reg_sfoe_convg_th_lsb
#define xd_p_reg_sfoe_divg_th
#define reg_sfoe_divg_th_pos
#define reg_sfoe_divg_th_len
#define reg_sfoe_divg_th_lsb
#define xd_p_fd_tpsd_en
#define fd_tpsd_en_pos
#define fd_tpsd_en_len
#define fd_tpsd_en_lsb
#define xd_p_fd_tpsd_dis
#define fd_tpsd_dis_pos
#define fd_tpsd_dis_len
#define fd_tpsd_dis_lsb
#define xd_p_fd_tpsd_rst
#define fd_tpsd_rst_pos
#define fd_tpsd_rst_len
#define fd_tpsd_rst_lsb
#define xd_p_fd_tpsd_lock
#define fd_tpsd_lock_pos
#define fd_tpsd_lock_len
#define fd_tpsd_lock_lsb
#define xd_r_fd_tpsd_s19
#define fd_tpsd_s19_pos
#define fd_tpsd_s19_len
#define fd_tpsd_s19_lsb
#define xd_r_fd_tpsd_s17
#define fd_tpsd_s17_pos
#define fd_tpsd_s17_len
#define fd_tpsd_s17_lsb
#define xd_p_fd_sfr_ste_en
#define fd_sfr_ste_en_pos
#define fd_sfr_ste_en_len
#define fd_sfr_ste_en_lsb
#define xd_p_fd_sfr_ste_dis
#define fd_sfr_ste_dis_pos
#define fd_sfr_ste_dis_len
#define fd_sfr_ste_dis_lsb
#define xd_p_fd_sfr_ste_rst
#define fd_sfr_ste_rst_pos
#define fd_sfr_ste_rst_len
#define fd_sfr_ste_rst_lsb
#define xd_p_fd_sfr_ste_mode
#define fd_sfr_ste_mode_pos
#define fd_sfr_ste_mode_len
#define fd_sfr_ste_mode_lsb
#define xd_p_fd_sfr_ste_done
#define fd_sfr_ste_done_pos
#define fd_sfr_ste_done_len
#define fd_sfr_ste_done_lsb
#define xd_p_reg_cfoe_ffoe_en
#define reg_cfoe_ffoe_en_pos
#define reg_cfoe_ffoe_en_len
#define reg_cfoe_ffoe_en_lsb
#define xd_p_reg_cfoe_ffoe_dis
#define reg_cfoe_ffoe_dis_pos
#define reg_cfoe_ffoe_dis_len
#define reg_cfoe_ffoe_dis_lsb
#define xd_p_reg_cfoe_ffoe_rst
#define reg_cfoe_ffoe_rst_pos
#define reg_cfoe_ffoe_rst_len
#define reg_cfoe_ffoe_rst_lsb
#define xd_p_reg_cfoe_ifoe_en
#define reg_cfoe_ifoe_en_pos
#define reg_cfoe_ifoe_en_len
#define reg_cfoe_ifoe_en_lsb
#define xd_p_reg_cfoe_ifoe_dis
#define reg_cfoe_ifoe_dis_pos
#define reg_cfoe_ifoe_dis_len
#define reg_cfoe_ifoe_dis_lsb
#define xd_p_reg_cfoe_ifoe_rst
#define reg_cfoe_ifoe_rst_pos
#define reg_cfoe_ifoe_rst_len
#define reg_cfoe_ifoe_rst_lsb
#define xd_p_reg_cfoe_fot_en
#define reg_cfoe_fot_en_pos
#define reg_cfoe_fot_en_len
#define reg_cfoe_fot_en_lsb
#define xd_p_reg_cfoe_fot_lm_en
#define reg_cfoe_fot_lm_en_pos
#define reg_cfoe_fot_lm_en_len
#define reg_cfoe_fot_lm_en_lsb
#define xd_p_reg_cfoe_fot_rst
#define reg_cfoe_fot_rst_pos
#define reg_cfoe_fot_rst_len
#define reg_cfoe_fot_rst_lsb
#define xd_r_fd_cfoe_ffoe_done
#define fd_cfoe_ffoe_done_pos
#define fd_cfoe_ffoe_done_len
#define fd_cfoe_ffoe_done_lsb
#define xd_p_fd_cfoe_metric_vld
#define fd_cfoe_metric_vld_pos
#define fd_cfoe_metric_vld_len
#define fd_cfoe_metric_vld_lsb
#define xd_p_reg_cfoe_ifod_vld
#define reg_cfoe_ifod_vld_pos
#define reg_cfoe_ifod_vld_len
#define reg_cfoe_ifod_vld_lsb
#define xd_r_fd_cfoe_ifoe_done
#define fd_cfoe_ifoe_done_pos
#define fd_cfoe_ifoe_done_len
#define fd_cfoe_ifoe_done_lsb
#define xd_r_fd_cfoe_fot_valid
#define fd_cfoe_fot_valid_pos
#define fd_cfoe_fot_valid_len
#define fd_cfoe_fot_valid_lsb
#define xd_p_reg_cfoe_divg_int
#define reg_cfoe_divg_int_pos
#define reg_cfoe_divg_int_len
#define reg_cfoe_divg_int_lsb
#define xd_r_reg_cfoe_divg_flag
#define reg_cfoe_divg_flag_pos
#define reg_cfoe_divg_flag_len
#define reg_cfoe_divg_flag_lsb
#define xd_p_reg_sfoe_en
#define reg_sfoe_en_pos
#define reg_sfoe_en_len
#define reg_sfoe_en_lsb
#define xd_p_reg_sfoe_dis
#define reg_sfoe_dis_pos
#define reg_sfoe_dis_len
#define reg_sfoe_dis_lsb
#define xd_p_reg_sfoe_rst
#define reg_sfoe_rst_pos
#define reg_sfoe_rst_len
#define reg_sfoe_rst_lsb
#define xd_p_reg_sfoe_vld_int
#define reg_sfoe_vld_int_pos
#define reg_sfoe_vld_int_len
#define reg_sfoe_vld_int_lsb
#define xd_p_reg_sfoe_lm_en
#define reg_sfoe_lm_en_pos
#define reg_sfoe_lm_en_len
#define reg_sfoe_lm_en_lsb
#define xd_p_reg_sfoe_divg_int
#define reg_sfoe_divg_int_pos
#define reg_sfoe_divg_int_len
#define reg_sfoe_divg_int_lsb
#define xd_r_reg_sfoe_divg_flag
#define reg_sfoe_divg_flag_pos
#define reg_sfoe_divg_flag_len
#define reg_sfoe_divg_flag_lsb
#define xd_p_reg_fft_rst
#define reg_fft_rst_pos
#define reg_fft_rst_len
#define reg_fft_rst_lsb
#define xd_p_reg_fft_fast_beacon
#define reg_fft_fast_beacon_pos
#define reg_fft_fast_beacon_len
#define reg_fft_fast_beacon_lsb
#define xd_p_reg_fft_fast_valid
#define reg_fft_fast_valid_pos
#define reg_fft_fast_valid_len
#define reg_fft_fast_valid_lsb
#define xd_p_reg_fft_mask_en
#define reg_fft_mask_en_pos
#define reg_fft_mask_en_len
#define reg_fft_mask_en_lsb
#define xd_p_reg_fft_crc_en
#define reg_fft_crc_en_pos
#define reg_fft_crc_en_len
#define reg_fft_crc_en_lsb
#define xd_p_reg_finr_en
#define reg_finr_en_pos
#define reg_finr_en_len
#define reg_finr_en_lsb
#define xd_p_fd_fste_en
#define fd_fste_en_pos
#define fd_fste_en_len
#define fd_fste_en_lsb
#define xd_p_fd_sqi_tps_level_shift
#define fd_sqi_tps_level_shift_pos
#define fd_sqi_tps_level_shift_len
#define fd_sqi_tps_level_shift_lsb
#define xd_p_fd_pilot_ma_len
#define fd_pilot_ma_len_pos
#define fd_pilot_ma_len_len
#define fd_pilot_ma_len_lsb
#define xd_p_fd_tps_ma_len
#define fd_tps_ma_len_pos
#define fd_tps_ma_len_len
#define fd_tps_ma_len_lsb
#define xd_p_fd_sqi_s3
#define fd_sqi_s3_pos
#define fd_sqi_s3_len
#define fd_sqi_s3_lsb
#define xd_p_fd_sqi_dummy_reg_0
#define fd_sqi_dummy_reg_0_pos
#define fd_sqi_dummy_reg_0_len
#define fd_sqi_dummy_reg_0_lsb
#define xd_p_fd_sqi_debug_sel
#define fd_sqi_debug_sel_pos
#define fd_sqi_debug_sel_len
#define fd_sqi_debug_sel_lsb
#define xd_p_fd_sqi_s2
#define fd_sqi_s2_pos
#define fd_sqi_s2_len
#define fd_sqi_s2_lsb
#define xd_p_fd_sqi_dummy_reg_1
#define fd_sqi_dummy_reg_1_pos
#define fd_sqi_dummy_reg_1_len
#define fd_sqi_dummy_reg_1_lsb
#define xd_p_fd_inr_ignore
#define fd_inr_ignore_pos
#define fd_inr_ignore_len
#define fd_inr_ignore_lsb
#define xd_p_fd_pilot_ignore
#define fd_pilot_ignore_pos
#define fd_pilot_ignore_len
#define fd_pilot_ignore_lsb
#define xd_p_fd_etps_ignore
#define fd_etps_ignore_pos
#define fd_etps_ignore_len
#define fd_etps_ignore_lsb
#define xd_p_fd_sqi_s1
#define fd_sqi_s1_pos
#define fd_sqi_s1_len
#define fd_sqi_s1_lsb
#define xd_p_reg_fste_ehw_7_0
#define reg_fste_ehw_7_0_pos
#define reg_fste_ehw_7_0_len
#define reg_fste_ehw_7_0_lsb
#define xd_p_reg_fste_ehw_9_8
#define reg_fste_ehw_9_8_pos
#define reg_fste_ehw_9_8_len
#define reg_fste_ehw_9_8_lsb
#define xd_p_reg_fste_i_adj_vld
#define reg_fste_i_adj_vld_pos
#define reg_fste_i_adj_vld_len
#define reg_fste_i_adj_vld_lsb
#define xd_p_reg_fste_phase_ini_7_0
#define reg_fste_phase_ini_7_0_pos
#define reg_fste_phase_ini_7_0_len
#define reg_fste_phase_ini_7_0_lsb
#define xd_p_reg_fste_phase_ini_11_8
#define reg_fste_phase_ini_11_8_pos
#define reg_fste_phase_ini_11_8_len
#define reg_fste_phase_ini_11_8_lsb
#define xd_p_reg_fste_phase_inc_3_0
#define reg_fste_phase_inc_3_0_pos
#define reg_fste_phase_inc_3_0_len
#define reg_fste_phase_inc_3_0_lsb
#define xd_p_reg_fste_phase_inc_11_4
#define reg_fste_phase_inc_11_4_pos
#define reg_fste_phase_inc_11_4_len
#define reg_fste_phase_inc_11_4_lsb
#define xd_p_reg_fste_acum_cost_cnt_max
#define reg_fste_acum_cost_cnt_max_pos
#define reg_fste_acum_cost_cnt_max_len
#define reg_fste_acum_cost_cnt_max_lsb
#define xd_p_reg_fste_step_size_std
#define reg_fste_step_size_std_pos
#define reg_fste_step_size_std_len
#define reg_fste_step_size_std_lsb
#define xd_p_reg_fste_step_size_max
#define reg_fste_step_size_max_pos
#define reg_fste_step_size_max_len
#define reg_fste_step_size_max_lsb
#define xd_p_reg_fste_step_size_min
#define reg_fste_step_size_min_pos
#define reg_fste_step_size_min_len
#define reg_fste_step_size_min_lsb
#define xd_p_reg_fste_frac_step_size_7_0
#define reg_fste_frac_step_size_7_0_pos
#define reg_fste_frac_step_size_7_0_len
#define reg_fste_frac_step_size_7_0_lsb
#define xd_p_reg_fste_frac_step_size_15_8
#define reg_fste_frac_step_size_15_8_pos
#define reg_fste_frac_step_size_15_8_len
#define reg_fste_frac_step_size_15_8_lsb
#define xd_p_reg_fste_frac_step_size_19_16
#define reg_fste_frac_step_size_19_16_pos
#define reg_fste_frac_step_size_19_16_len
#define reg_fste_frac_step_size_19_16_lsb
#define xd_p_reg_fste_rpd_dir_cnt_max
#define reg_fste_rpd_dir_cnt_max_pos
#define reg_fste_rpd_dir_cnt_max_len
#define reg_fste_rpd_dir_cnt_max_lsb
#define xd_p_reg_fste_ehs
#define reg_fste_ehs_pos
#define reg_fste_ehs_len
#define reg_fste_ehs_lsb
#define xd_p_reg_fste_frac_cost_cnt_max_3_0
#define reg_fste_frac_cost_cnt_max_3_0_pos
#define reg_fste_frac_cost_cnt_max_3_0_len
#define reg_fste_frac_cost_cnt_max_3_0_lsb
#define xd_p_reg_fste_frac_cost_cnt_max_9_4
#define reg_fste_frac_cost_cnt_max_9_4_pos
#define reg_fste_frac_cost_cnt_max_9_4_len
#define reg_fste_frac_cost_cnt_max_9_4_lsb
#define xd_p_reg_fste_w0_7_0
#define reg_fste_w0_7_0_pos
#define reg_fste_w0_7_0_len
#define reg_fste_w0_7_0_lsb
#define xd_p_reg_fste_w0_11_8
#define reg_fste_w0_11_8_pos
#define reg_fste_w0_11_8_len
#define reg_fste_w0_11_8_lsb
#define xd_p_reg_fste_w1_3_0
#define reg_fste_w1_3_0_pos
#define reg_fste_w1_3_0_len
#define reg_fste_w1_3_0_lsb
#define xd_p_reg_fste_w1_11_4
#define reg_fste_w1_11_4_pos
#define reg_fste_w1_11_4_len
#define reg_fste_w1_11_4_lsb
#define xd_p_reg_fste_w2_7_0
#define reg_fste_w2_7_0_pos
#define reg_fste_w2_7_0_len
#define reg_fste_w2_7_0_lsb
#define xd_p_reg_fste_w2_11_8
#define reg_fste_w2_11_8_pos
#define reg_fste_w2_11_8_len
#define reg_fste_w2_11_8_lsb
#define xd_p_reg_fste_w3_3_0
#define reg_fste_w3_3_0_pos
#define reg_fste_w3_3_0_len
#define reg_fste_w3_3_0_lsb
#define xd_p_reg_fste_w3_11_4
#define reg_fste_w3_11_4_pos
#define reg_fste_w3_11_4_len
#define reg_fste_w3_11_4_lsb
#define xd_p_reg_fste_w4_7_0
#define reg_fste_w4_7_0_pos
#define reg_fste_w4_7_0_len
#define reg_fste_w4_7_0_lsb
#define xd_p_reg_fste_w4_11_8
#define reg_fste_w4_11_8_pos
#define reg_fste_w4_11_8_len
#define reg_fste_w4_11_8_lsb
#define xd_p_reg_fste_w5_3_0
#define reg_fste_w5_3_0_pos
#define reg_fste_w5_3_0_len
#define reg_fste_w5_3_0_lsb
#define xd_p_reg_fste_w5_11_4
#define reg_fste_w5_11_4_pos
#define reg_fste_w5_11_4_len
#define reg_fste_w5_11_4_lsb
#define xd_p_reg_fste_w6_7_0
#define reg_fste_w6_7_0_pos
#define reg_fste_w6_7_0_len
#define reg_fste_w6_7_0_lsb
#define xd_p_reg_fste_w6_11_8
#define reg_fste_w6_11_8_pos
#define reg_fste_w6_11_8_len
#define reg_fste_w6_11_8_lsb
#define xd_p_reg_fste_w7_3_0
#define reg_fste_w7_3_0_pos
#define reg_fste_w7_3_0_len
#define reg_fste_w7_3_0_lsb
#define xd_p_reg_fste_w7_11_4
#define reg_fste_w7_11_4_pos
#define reg_fste_w7_11_4_len
#define reg_fste_w7_11_4_lsb
#define xd_p_reg_fste_w8_7_0
#define reg_fste_w8_7_0_pos
#define reg_fste_w8_7_0_len
#define reg_fste_w8_7_0_lsb
#define xd_p_reg_fste_w8_11_8
#define reg_fste_w8_11_8_pos
#define reg_fste_w8_11_8_len
#define reg_fste_w8_11_8_lsb
#define xd_p_reg_fste_w9_3_0
#define reg_fste_w9_3_0_pos
#define reg_fste_w9_3_0_len
#define reg_fste_w9_3_0_lsb
#define xd_p_reg_fste_w9_11_4
#define reg_fste_w9_11_4_pos
#define reg_fste_w9_11_4_len
#define reg_fste_w9_11_4_lsb
#define xd_p_reg_fste_wa_7_0
#define reg_fste_wa_7_0_pos
#define reg_fste_wa_7_0_len
#define reg_fste_wa_7_0_lsb
#define xd_p_reg_fste_wa_11_8
#define reg_fste_wa_11_8_pos
#define reg_fste_wa_11_8_len
#define reg_fste_wa_11_8_lsb
#define xd_p_reg_fste_wb_3_0
#define reg_fste_wb_3_0_pos
#define reg_fste_wb_3_0_len
#define reg_fste_wb_3_0_lsb
#define xd_p_reg_fste_wb_11_4
#define reg_fste_wb_11_4_pos
#define reg_fste_wb_11_4_len
#define reg_fste_wb_11_4_lsb
#define xd_r_fd_fste_i_adj
#define fd_fste_i_adj_pos
#define fd_fste_i_adj_len
#define fd_fste_i_adj_lsb
#define xd_r_fd_fste_f_adj_7_0
#define fd_fste_f_adj_7_0_pos
#define fd_fste_f_adj_7_0_len
#define fd_fste_f_adj_7_0_lsb
#define xd_r_fd_fste_f_adj_15_8
#define fd_fste_f_adj_15_8_pos
#define fd_fste_f_adj_15_8_len
#define fd_fste_f_adj_15_8_lsb
#define xd_r_fd_fste_f_adj_19_16
#define fd_fste_f_adj_19_16_pos
#define fd_fste_f_adj_19_16_len
#define fd_fste_f_adj_19_16_lsb
#define xd_p_reg_feq_Leak_Bypass
#define reg_feq_Leak_Bypass_pos
#define reg_feq_Leak_Bypass_len
#define reg_feq_Leak_Bypass_lsb
#define xd_p_reg_feq_Leak_Mneg1
#define reg_feq_Leak_Mneg1_pos
#define reg_feq_Leak_Mneg1_len
#define reg_feq_Leak_Mneg1_lsb
#define xd_p_reg_feq_Leak_B_ShiftQ
#define reg_feq_Leak_B_ShiftQ_pos
#define reg_feq_Leak_B_ShiftQ_len
#define reg_feq_Leak_B_ShiftQ_lsb
#define xd_p_reg_feq_Leak_B_Float0
#define reg_feq_Leak_B_Float0_pos
#define reg_feq_Leak_B_Float0_len
#define reg_feq_Leak_B_Float0_lsb
#define xd_p_reg_feq_Leak_B_Float1
#define reg_feq_Leak_B_Float1_pos
#define reg_feq_Leak_B_Float1_len
#define reg_feq_Leak_B_Float1_lsb
#define xd_p_reg_feq_Leak_B_Float2
#define reg_feq_Leak_B_Float2_pos
#define reg_feq_Leak_B_Float2_len
#define reg_feq_Leak_B_Float2_lsb
#define xd_p_reg_feq_Leak_B_Float3
#define reg_feq_Leak_B_Float3_pos
#define reg_feq_Leak_B_Float3_len
#define reg_feq_Leak_B_Float3_lsb
#define xd_p_reg_feq_Leak_B_Float4
#define reg_feq_Leak_B_Float4_pos
#define reg_feq_Leak_B_Float4_len
#define reg_feq_Leak_B_Float4_lsb
#define xd_p_reg_feq_Leak_B_Float5
#define reg_feq_Leak_B_Float5_pos
#define reg_feq_Leak_B_Float5_len
#define reg_feq_Leak_B_Float5_lsb
#define xd_p_reg_feq_Leak_B_Float6
#define reg_feq_Leak_B_Float6_pos
#define reg_feq_Leak_B_Float6_len
#define reg_feq_Leak_B_Float6_lsb
#define xd_p_reg_feq_Leak_B_Float7
#define reg_feq_Leak_B_Float7_pos
#define reg_feq_Leak_B_Float7_len
#define reg_feq_Leak_B_Float7_lsb
#define xd_r_reg_feq_data_h2_7_0
#define reg_feq_data_h2_7_0_pos
#define reg_feq_data_h2_7_0_len
#define reg_feq_data_h2_7_0_lsb
#define xd_r_reg_feq_data_h2_9_8
#define reg_feq_data_h2_9_8_pos
#define reg_feq_data_h2_9_8_len
#define reg_feq_data_h2_9_8_lsb
#define xd_p_reg_feq_leak_use_slice_tps
#define reg_feq_leak_use_slice_tps_pos
#define reg_feq_leak_use_slice_tps_len
#define reg_feq_leak_use_slice_tps_lsb
#define xd_p_reg_feq_read_update
#define reg_feq_read_update_pos
#define reg_feq_read_update_len
#define reg_feq_read_update_lsb
#define xd_p_reg_feq_data_vld
#define reg_feq_data_vld_pos
#define reg_feq_data_vld_len
#define reg_feq_data_vld_lsb
#define xd_p_reg_feq_tone_idx_4_0
#define reg_feq_tone_idx_4_0_pos
#define reg_feq_tone_idx_4_0_len
#define reg_feq_tone_idx_4_0_lsb
#define xd_p_reg_feq_tone_idx_12_5
#define reg_feq_tone_idx_12_5_pos
#define reg_feq_tone_idx_12_5_len
#define reg_feq_tone_idx_12_5_lsb
#define xd_r_reg_feq_data_re_7_0
#define reg_feq_data_re_7_0_pos
#define reg_feq_data_re_7_0_len
#define reg_feq_data_re_7_0_lsb
#define xd_r_reg_feq_data_re_10_8
#define reg_feq_data_re_10_8_pos
#define reg_feq_data_re_10_8_len
#define reg_feq_data_re_10_8_lsb
#define xd_r_reg_feq_data_im_7_0
#define reg_feq_data_im_7_0_pos
#define reg_feq_data_im_7_0_len
#define reg_feq_data_im_7_0_lsb
#define xd_r_reg_feq_data_im_10_8
#define reg_feq_data_im_10_8_pos
#define reg_feq_data_im_10_8_len
#define reg_feq_data_im_10_8_lsb
#define xd_r_reg_feq_y_re
#define reg_feq_y_re_pos
#define reg_feq_y_re_len
#define reg_feq_y_re_lsb
#define xd_r_reg_feq_y_im
#define reg_feq_y_im_pos
#define reg_feq_y_im_len
#define reg_feq_y_im_lsb
#define xd_r_reg_feq_h_re_7_0
#define reg_feq_h_re_7_0_pos
#define reg_feq_h_re_7_0_len
#define reg_feq_h_re_7_0_lsb
#define xd_r_reg_feq_h_re_8
#define reg_feq_h_re_8_pos
#define reg_feq_h_re_8_len
#define reg_feq_h_re_8_lsb
#define xd_r_reg_feq_h_im_7_0
#define reg_feq_h_im_7_0_pos
#define reg_feq_h_im_7_0_len
#define reg_feq_h_im_7_0_lsb
#define xd_r_reg_feq_h_im_8
#define reg_feq_h_im_8_pos
#define reg_feq_h_im_8_len
#define reg_feq_h_im_8_lsb
#define xd_p_fec_super_frm_unit_7_0
#define fec_super_frm_unit_7_0_pos
#define fec_super_frm_unit_7_0_len
#define fec_super_frm_unit_7_0_lsb
#define xd_p_fec_super_frm_unit_15_8
#define fec_super_frm_unit_15_8_pos
#define fec_super_frm_unit_15_8_len
#define fec_super_frm_unit_15_8_lsb
#define xd_r_fec_vtb_err_bit_cnt_7_0
#define fec_vtb_err_bit_cnt_7_0_pos
#define fec_vtb_err_bit_cnt_7_0_len
#define fec_vtb_err_bit_cnt_7_0_lsb
#define xd_r_fec_vtb_err_bit_cnt_15_8
#define fec_vtb_err_bit_cnt_15_8_pos
#define fec_vtb_err_bit_cnt_15_8_len
#define fec_vtb_err_bit_cnt_15_8_lsb
#define xd_r_fec_vtb_err_bit_cnt_23_16
#define fec_vtb_err_bit_cnt_23_16_pos
#define fec_vtb_err_bit_cnt_23_16_len
#define fec_vtb_err_bit_cnt_23_16_lsb
#define xd_p_fec_rsd_packet_unit_7_0
#define fec_rsd_packet_unit_7_0_pos
#define fec_rsd_packet_unit_7_0_len
#define fec_rsd_packet_unit_7_0_lsb
#define xd_p_fec_rsd_packet_unit_15_8
#define fec_rsd_packet_unit_15_8_pos
#define fec_rsd_packet_unit_15_8_len
#define fec_rsd_packet_unit_15_8_lsb
#define xd_r_fec_rsd_bit_err_cnt_7_0
#define fec_rsd_bit_err_cnt_7_0_pos
#define fec_rsd_bit_err_cnt_7_0_len
#define fec_rsd_bit_err_cnt_7_0_lsb
#define xd_r_fec_rsd_bit_err_cnt_15_8
#define fec_rsd_bit_err_cnt_15_8_pos
#define fec_rsd_bit_err_cnt_15_8_len
#define fec_rsd_bit_err_cnt_15_8_lsb
#define xd_r_fec_rsd_bit_err_cnt_23_16
#define fec_rsd_bit_err_cnt_23_16_pos
#define fec_rsd_bit_err_cnt_23_16_len
#define fec_rsd_bit_err_cnt_23_16_lsb
#define xd_r_fec_rsd_abort_packet_cnt_7_0
#define fec_rsd_abort_packet_cnt_7_0_pos
#define fec_rsd_abort_packet_cnt_7_0_len
#define fec_rsd_abort_packet_cnt_7_0_lsb
#define xd_r_fec_rsd_abort_packet_cnt_15_8
#define fec_rsd_abort_packet_cnt_15_8_pos
#define fec_rsd_abort_packet_cnt_15_8_len
#define fec_rsd_abort_packet_cnt_15_8_lsb
#define xd_p_fec_RSD_PKT_NUM_PER_UNIT_7_0
#define fec_RSD_PKT_NUM_PER_UNIT_7_0_pos
#define fec_RSD_PKT_NUM_PER_UNIT_7_0_len
#define fec_RSD_PKT_NUM_PER_UNIT_7_0_lsb
#define xd_p_fec_RSD_PKT_NUM_PER_UNIT_15_8
#define fec_RSD_PKT_NUM_PER_UNIT_15_8_pos
#define fec_RSD_PKT_NUM_PER_UNIT_15_8_len
#define fec_RSD_PKT_NUM_PER_UNIT_15_8_lsb
#define xd_p_fec_RS_TH_1_7_0
#define fec_RS_TH_1_7_0_pos
#define fec_RS_TH_1_7_0_len
#define fec_RS_TH_1_7_0_lsb
#define xd_p_fec_RS_TH_1_15_8
#define fec_RS_TH_1_15_8_pos
#define fec_RS_TH_1_15_8_len
#define fec_RS_TH_1_15_8_lsb
#define xd_p_fec_RS_TH_2
#define fec_RS_TH_2_pos
#define fec_RS_TH_2_len
#define fec_RS_TH_2_lsb
#define xd_p_fec_mon_en
#define fec_mon_en_pos
#define fec_mon_en_len
#define fec_mon_en_lsb
#define xd_p_reg_b8to47
#define reg_b8to47_pos
#define reg_b8to47_len
#define reg_b8to47_lsb
#define xd_p_reg_rsd_sync_rep
#define reg_rsd_sync_rep_pos
#define reg_rsd_sync_rep_len
#define reg_rsd_sync_rep_lsb
#define xd_p_fec_rsd_retrain_rst
#define fec_rsd_retrain_rst_pos
#define fec_rsd_retrain_rst_len
#define fec_rsd_retrain_rst_lsb
#define xd_r_fec_rsd_ber_rdy
#define fec_rsd_ber_rdy_pos
#define fec_rsd_ber_rdy_len
#define fec_rsd_ber_rdy_lsb
#define xd_p_fec_rsd_ber_rst
#define fec_rsd_ber_rst_pos
#define fec_rsd_ber_rst_len
#define fec_rsd_ber_rst_lsb
#define xd_r_fec_vtb_ber_rdy
#define fec_vtb_ber_rdy_pos
#define fec_vtb_ber_rdy_len
#define fec_vtb_ber_rdy_lsb
#define xd_p_fec_vtb_ber_rst
#define fec_vtb_ber_rst_pos
#define fec_vtb_ber_rst_len
#define fec_vtb_ber_rst_lsb
#define xd_p_reg_vtb_clk40en
#define reg_vtb_clk40en_pos
#define reg_vtb_clk40en_len
#define reg_vtb_clk40en_lsb
#define xd_p_fec_vtb_rsd_mon_en
#define fec_vtb_rsd_mon_en_pos
#define fec_vtb_rsd_mon_en_len
#define fec_vtb_rsd_mon_en_lsb
#define xd_p_reg_fec_data_en
#define reg_fec_data_en_pos
#define reg_fec_data_en_len
#define reg_fec_data_en_lsb
#define xd_p_fec_dummy_reg_2
#define fec_dummy_reg_2_pos
#define fec_dummy_reg_2_len
#define fec_dummy_reg_2_lsb
#define xd_p_reg_sync_chk
#define reg_sync_chk_pos
#define reg_sync_chk_len
#define reg_sync_chk_lsb
#define xd_p_fec_rsd_bypass
#define fec_rsd_bypass_pos
#define fec_rsd_bypass_len
#define fec_rsd_bypass_lsb
#define xd_p_fec_sw_rst
#define fec_sw_rst_pos
#define fec_sw_rst_len
#define fec_sw_rst_lsb
#define xd_r_fec_vtb_pm_crc
#define fec_vtb_pm_crc_pos
#define fec_vtb_pm_crc_len
#define fec_vtb_pm_crc_lsb
#define xd_r_fec_vtb_tb_7_crc
#define fec_vtb_tb_7_crc_pos
#define fec_vtb_tb_7_crc_len
#define fec_vtb_tb_7_crc_lsb
#define xd_r_fec_vtb_tb_6_crc
#define fec_vtb_tb_6_crc_pos
#define fec_vtb_tb_6_crc_len
#define fec_vtb_tb_6_crc_lsb
#define xd_r_fec_vtb_tb_5_crc
#define fec_vtb_tb_5_crc_pos
#define fec_vtb_tb_5_crc_len
#define fec_vtb_tb_5_crc_lsb
#define xd_r_fec_vtb_tb_4_crc
#define fec_vtb_tb_4_crc_pos
#define fec_vtb_tb_4_crc_len
#define fec_vtb_tb_4_crc_lsb
#define xd_r_fec_vtb_tb_3_crc
#define fec_vtb_tb_3_crc_pos
#define fec_vtb_tb_3_crc_len
#define fec_vtb_tb_3_crc_lsb
#define xd_r_fec_vtb_tb_2_crc
#define fec_vtb_tb_2_crc_pos
#define fec_vtb_tb_2_crc_len
#define fec_vtb_tb_2_crc_lsb
#define xd_r_fec_vtb_tb_1_crc
#define fec_vtb_tb_1_crc_pos
#define fec_vtb_tb_1_crc_len
#define fec_vtb_tb_1_crc_lsb
#define xd_r_fec_vtb_tb_0_crc
#define fec_vtb_tb_0_crc_pos
#define fec_vtb_tb_0_crc_len
#define fec_vtb_tb_0_crc_lsb
#define xd_r_fec_rsd_bank0_crc
#define fec_rsd_bank0_crc_pos
#define fec_rsd_bank0_crc_len
#define fec_rsd_bank0_crc_lsb
#define xd_r_fec_rsd_bank1_crc
#define fec_rsd_bank1_crc_pos
#define fec_rsd_bank1_crc_len
#define fec_rsd_bank1_crc_lsb
#define xd_r_fec_idi_vtb_crc
#define fec_idi_vtb_crc_pos
#define fec_idi_vtb_crc_len
#define fec_idi_vtb_crc_lsb
#define xd_g_reg_tpsd_txmod
#define reg_tpsd_txmod_pos
#define reg_tpsd_txmod_len
#define reg_tpsd_txmod_lsb
#define xd_g_reg_tpsd_gi
#define reg_tpsd_gi_pos
#define reg_tpsd_gi_len
#define reg_tpsd_gi_lsb
#define xd_g_reg_tpsd_hier
#define reg_tpsd_hier_pos
#define reg_tpsd_hier_len
#define reg_tpsd_hier_lsb
#define xd_g_reg_bw
#define reg_bw_pos
#define reg_bw_len
#define reg_bw_lsb
#define xd_g_reg_dec_pri
#define reg_dec_pri_pos
#define reg_dec_pri_len
#define reg_dec_pri_lsb
#define xd_g_reg_tpsd_const
#define reg_tpsd_const_pos
#define reg_tpsd_const_len
#define reg_tpsd_const_lsb
#define xd_g_reg_tpsd_hpcr
#define reg_tpsd_hpcr_pos
#define reg_tpsd_hpcr_len
#define reg_tpsd_hpcr_lsb
#define xd_g_reg_tpsd_lpcr
#define reg_tpsd_lpcr_pos
#define reg_tpsd_lpcr_len
#define reg_tpsd_lpcr_lsb
#define xd_g_reg_ofsm_clk
#define reg_ofsm_clk_pos
#define reg_ofsm_clk_len
#define reg_ofsm_clk_lsb
#define xd_g_reg_fclk_cfg
#define reg_fclk_cfg_pos
#define reg_fclk_cfg_len
#define reg_fclk_cfg_lsb
#define xd_g_reg_fclk_idi
#define reg_fclk_idi_pos
#define reg_fclk_idi_len
#define reg_fclk_idi_lsb
#define xd_g_reg_fclk_odi
#define reg_fclk_odi_pos
#define reg_fclk_odi_len
#define reg_fclk_odi_lsb
#define xd_g_reg_fclk_rsd
#define reg_fclk_rsd_pos
#define reg_fclk_rsd_len
#define reg_fclk_rsd_lsb
#define xd_g_reg_fclk_vtb
#define reg_fclk_vtb_pos
#define reg_fclk_vtb_len
#define reg_fclk_vtb_lsb
#define xd_g_reg_fclk_cste
#define reg_fclk_cste_pos
#define reg_fclk_cste_len
#define reg_fclk_cste_lsb
#define xd_g_reg_fclk_mp2if
#define reg_fclk_mp2if_pos
#define reg_fclk_mp2if_len
#define reg_fclk_mp2if_lsb
#define xd_I2C_i2c_m_slave_addr
#define i2c_m_slave_addr_pos
#define i2c_m_slave_addr_len
#define i2c_m_slave_addr_lsb
#define xd_I2C_i2c_m_data1
#define i2c_m_data1_pos
#define i2c_m_data1_len
#define i2c_m_data1_lsb
#define xd_I2C_i2c_m_data2
#define i2c_m_data2_pos
#define i2c_m_data2_len
#define i2c_m_data2_lsb
#define xd_I2C_i2c_m_data3
#define i2c_m_data3_pos
#define i2c_m_data3_len
#define i2c_m_data3_lsb
#define xd_I2C_i2c_m_data4
#define i2c_m_data4_pos
#define i2c_m_data4_len
#define i2c_m_data4_lsb
#define xd_I2C_i2c_m_data5
#define i2c_m_data5_pos
#define i2c_m_data5_len
#define i2c_m_data5_lsb
#define xd_I2C_i2c_m_data6
#define i2c_m_data6_pos
#define i2c_m_data6_len
#define i2c_m_data6_lsb
#define xd_I2C_i2c_m_data7
#define i2c_m_data7_pos
#define i2c_m_data7_len
#define i2c_m_data7_lsb
#define xd_I2C_i2c_m_data8
#define i2c_m_data8_pos
#define i2c_m_data8_len
#define i2c_m_data8_lsb
#define xd_I2C_i2c_m_data9
#define i2c_m_data9_pos
#define i2c_m_data9_len
#define i2c_m_data9_lsb
#define xd_I2C_i2c_m_data10
#define i2c_m_data10_pos
#define i2c_m_data10_len
#define i2c_m_data10_lsb
#define xd_I2C_i2c_m_data11
#define i2c_m_data11_pos
#define i2c_m_data11_len
#define i2c_m_data11_lsb
#define xd_I2C_i2c_m_cmd_rw
#define i2c_m_cmd_rw_pos
#define i2c_m_cmd_rw_len
#define i2c_m_cmd_rw_lsb
#define xd_I2C_i2c_m_cmd_rwlen
#define i2c_m_cmd_rwlen_pos
#define i2c_m_cmd_rwlen_len
#define i2c_m_cmd_rwlen_lsb
#define xd_I2C_i2c_m_status_cmd_exe
#define i2c_m_status_cmd_exe_pos
#define i2c_m_status_cmd_exe_len
#define i2c_m_status_cmd_exe_lsb
#define xd_I2C_i2c_m_status_wdat_done
#define i2c_m_status_wdat_done_pos
#define i2c_m_status_wdat_done_len
#define i2c_m_status_wdat_done_lsb
#define xd_I2C_i2c_m_status_wdat_fail
#define i2c_m_status_wdat_fail_pos
#define i2c_m_status_wdat_fail_len
#define i2c_m_status_wdat_fail_lsb
#define xd_I2C_i2c_m_period
#define i2c_m_period_pos
#define i2c_m_period_len
#define i2c_m_period_lsb
#define xd_I2C_i2c_m_reg_msb_lsb
#define i2c_m_reg_msb_lsb_pos
#define i2c_m_reg_msb_lsb_len
#define i2c_m_reg_msb_lsb_lsb
#define xd_I2C_reg_ofdm_rst
#define reg_ofdm_rst_pos
#define reg_ofdm_rst_len
#define reg_ofdm_rst_lsb
#define xd_I2C_reg_sample_period_on_tuner
#define reg_sample_period_on_tuner_pos
#define reg_sample_period_on_tuner_len
#define reg_sample_period_on_tuner_lsb
#define xd_I2C_reg_rst_i2c
#define reg_rst_i2c_pos
#define reg_rst_i2c_len
#define reg_rst_i2c_lsb
#define xd_I2C_reg_ofdm_rst_en
#define reg_ofdm_rst_en_pos
#define reg_ofdm_rst_en_len
#define reg_ofdm_rst_en_lsb
#define xd_I2C_reg_tuner_sda_sync_on
#define reg_tuner_sda_sync_on_pos
#define reg_tuner_sda_sync_on_len
#define reg_tuner_sda_sync_on_lsb
#define xd_p_mp2if_data_access_disable_ofsm
#define mp2if_data_access_disable_ofsm_pos
#define mp2if_data_access_disable_ofsm_len
#define mp2if_data_access_disable_ofsm_lsb
#define xd_p_reg_mp2_sw_rst_ofsm
#define reg_mp2_sw_rst_ofsm_pos
#define reg_mp2_sw_rst_ofsm_len
#define reg_mp2_sw_rst_ofsm_lsb
#define xd_p_reg_mp2if_clk_en_ofsm
#define reg_mp2if_clk_en_ofsm_pos
#define reg_mp2if_clk_en_ofsm_len
#define reg_mp2if_clk_en_ofsm_lsb
#define xd_r_mp2if_sync_byte_locked
#define mp2if_sync_byte_locked_pos
#define mp2if_sync_byte_locked_len
#define mp2if_sync_byte_locked_lsb
#define xd_r_mp2if_ts_not_188
#define mp2if_ts_not_188_pos
#define mp2if_ts_not_188_len
#define mp2if_ts_not_188_lsb
#define xd_r_mp2if_psb_empty
#define mp2if_psb_empty_pos
#define mp2if_psb_empty_len
#define mp2if_psb_empty_lsb
#define xd_r_mp2if_psb_overflow
#define mp2if_psb_overflow_pos
#define mp2if_psb_overflow_len
#define mp2if_psb_overflow_lsb
#define xd_p_mp2if_keep_sf_sync_byte_ofsm
#define mp2if_keep_sf_sync_byte_ofsm_pos
#define mp2if_keep_sf_sync_byte_ofsm_len
#define mp2if_keep_sf_sync_byte_ofsm_lsb
#define xd_r_mp2if_psb_mp2if_num_pkt
#define mp2if_psb_mp2if_num_pkt_pos
#define mp2if_psb_mp2if_num_pkt_len
#define mp2if_psb_mp2if_num_pkt_lsb
#define xd_p_reg_mpeg_full_speed_ofsm
#define reg_mpeg_full_speed_ofsm_pos
#define reg_mpeg_full_speed_ofsm_len
#define reg_mpeg_full_speed_ofsm_lsb
#define xd_p_mp2if_mpeg_ser_mode_ofsm
#define mp2if_mpeg_ser_mode_ofsm_pos
#define mp2if_mpeg_ser_mode_ofsm_len
#define mp2if_mpeg_ser_mode_ofsm_lsb
#define xd_p_reg_sw_mon51
#define reg_sw_mon51_pos
#define reg_sw_mon51_len
#define reg_sw_mon51_lsb
#define xd_p_reg_top_pcsel
#define reg_top_pcsel_pos
#define reg_top_pcsel_len
#define reg_top_pcsel_lsb
#define xd_p_reg_top_rs232
#define reg_top_rs232_pos
#define reg_top_rs232_len
#define reg_top_rs232_lsb
#define xd_p_reg_top_pcout
#define reg_top_pcout_pos
#define reg_top_pcout_len
#define reg_top_pcout_lsb
#define xd_p_reg_top_debug
#define reg_top_debug_pos
#define reg_top_debug_len
#define reg_top_debug_lsb
#define xd_p_reg_top_adcdly
#define reg_top_adcdly_pos
#define reg_top_adcdly_len
#define reg_top_adcdly_lsb
#define xd_p_reg_top_pwrdw
#define reg_top_pwrdw_pos
#define reg_top_pwrdw_len
#define reg_top_pwrdw_lsb
#define xd_p_reg_top_pwrdw_inv
#define reg_top_pwrdw_inv_pos
#define reg_top_pwrdw_inv_len
#define reg_top_pwrdw_inv_lsb
#define xd_p_reg_top_int_inv
#define reg_top_int_inv_pos
#define reg_top_int_inv_len
#define reg_top_int_inv_lsb
#define xd_p_reg_top_dio_sel
#define reg_top_dio_sel_pos
#define reg_top_dio_sel_len
#define reg_top_dio_sel_lsb
#define xd_p_reg_top_gpioon0
#define reg_top_gpioon0_pos
#define reg_top_gpioon0_len
#define reg_top_gpioon0_lsb
#define xd_p_reg_top_gpioon1
#define reg_top_gpioon1_pos
#define reg_top_gpioon1_len
#define reg_top_gpioon1_lsb
#define xd_p_reg_top_gpioon2
#define reg_top_gpioon2_pos
#define reg_top_gpioon2_len
#define reg_top_gpioon2_lsb
#define xd_p_reg_top_gpioon3
#define reg_top_gpioon3_pos
#define reg_top_gpioon3_len
#define reg_top_gpioon3_lsb
#define xd_p_reg_top_lockon1
#define reg_top_lockon1_pos
#define reg_top_lockon1_len
#define reg_top_lockon1_lsb
#define xd_p_reg_top_lockon2
#define reg_top_lockon2_pos
#define reg_top_lockon2_len
#define reg_top_lockon2_lsb
#define xd_p_reg_top_gpioo0
#define reg_top_gpioo0_pos
#define reg_top_gpioo0_len
#define reg_top_gpioo0_lsb
#define xd_p_reg_top_gpioo1
#define reg_top_gpioo1_pos
#define reg_top_gpioo1_len
#define reg_top_gpioo1_lsb
#define xd_p_reg_top_gpioo2
#define reg_top_gpioo2_pos
#define reg_top_gpioo2_len
#define reg_top_gpioo2_lsb
#define xd_p_reg_top_gpioo3
#define reg_top_gpioo3_pos
#define reg_top_gpioo3_len
#define reg_top_gpioo3_lsb
#define xd_p_reg_top_lock1
#define reg_top_lock1_pos
#define reg_top_lock1_len
#define reg_top_lock1_lsb
#define xd_p_reg_top_lock2
#define reg_top_lock2_pos
#define reg_top_lock2_len
#define reg_top_lock2_lsb
#define xd_p_reg_top_gpioen0
#define reg_top_gpioen0_pos
#define reg_top_gpioen0_len
#define reg_top_gpioen0_lsb
#define xd_p_reg_top_gpioen1
#define reg_top_gpioen1_pos
#define reg_top_gpioen1_len
#define reg_top_gpioen1_lsb
#define xd_p_reg_top_gpioen2
#define reg_top_gpioen2_pos
#define reg_top_gpioen2_len
#define reg_top_gpioen2_lsb
#define xd_p_reg_top_gpioen3
#define reg_top_gpioen3_pos
#define reg_top_gpioen3_len
#define reg_top_gpioen3_lsb
#define xd_p_reg_top_locken1
#define reg_top_locken1_pos
#define reg_top_locken1_len
#define reg_top_locken1_lsb
#define xd_p_reg_top_locken2
#define reg_top_locken2_pos
#define reg_top_locken2_len
#define reg_top_locken2_lsb
#define xd_r_reg_top_gpioi0
#define reg_top_gpioi0_pos
#define reg_top_gpioi0_len
#define reg_top_gpioi0_lsb
#define xd_r_reg_top_gpioi1
#define reg_top_gpioi1_pos
#define reg_top_gpioi1_len
#define reg_top_gpioi1_lsb
#define xd_r_reg_top_gpioi2
#define reg_top_gpioi2_pos
#define reg_top_gpioi2_len
#define reg_top_gpioi2_lsb
#define xd_r_reg_top_gpioi3
#define reg_top_gpioi3_pos
#define reg_top_gpioi3_len
#define reg_top_gpioi3_lsb
#define xd_r_reg_top_locki1
#define reg_top_locki1_pos
#define reg_top_locki1_len
#define reg_top_locki1_lsb
#define xd_r_reg_top_locki2
#define reg_top_locki2_pos
#define reg_top_locki2_len
#define reg_top_locki2_lsb
#define xd_p_reg_dummy_7_0
#define reg_dummy_7_0_pos
#define reg_dummy_7_0_len
#define reg_dummy_7_0_lsb
#define xd_p_reg_dummy_15_8
#define reg_dummy_15_8_pos
#define reg_dummy_15_8_len
#define reg_dummy_15_8_lsb
#define xd_p_reg_dummy_23_16
#define reg_dummy_23_16_pos
#define reg_dummy_23_16_len
#define reg_dummy_23_16_lsb
#define xd_p_reg_dummy_31_24
#define reg_dummy_31_24_pos
#define reg_dummy_31_24_len
#define reg_dummy_31_24_lsb
#define xd_p_reg_dummy_39_32
#define reg_dummy_39_32_pos
#define reg_dummy_39_32_len
#define reg_dummy_39_32_lsb
#define xd_p_reg_dummy_47_40
#define reg_dummy_47_40_pos
#define reg_dummy_47_40_len
#define reg_dummy_47_40_lsb
#define xd_p_reg_dummy_55_48
#define reg_dummy_55_48_pos
#define reg_dummy_55_48_len
#define reg_dummy_55_48_lsb
#define xd_p_reg_dummy_63_56
#define reg_dummy_63_56_pos
#define reg_dummy_63_56_len
#define reg_dummy_63_56_lsb
#define xd_p_reg_dummy_71_64
#define reg_dummy_71_64_pos
#define reg_dummy_71_64_len
#define reg_dummy_71_64_lsb
#define xd_p_reg_dummy_79_72
#define reg_dummy_79_72_pos
#define reg_dummy_79_72_len
#define reg_dummy_79_72_lsb
#define xd_p_reg_dummy_87_80
#define reg_dummy_87_80_pos
#define reg_dummy_87_80_len
#define reg_dummy_87_80_lsb
#define xd_p_reg_dummy_95_88
#define reg_dummy_95_88_pos
#define reg_dummy_95_88_len
#define reg_dummy_95_88_lsb
#define xd_p_reg_dummy_103_96
#define reg_dummy_103_96_pos
#define reg_dummy_103_96_len
#define reg_dummy_103_96_lsb

#define xd_p_reg_unplug_flag
#define reg_unplug_flag_pos
#define reg_unplug_flag_len
#define reg_unplug_flag_lsb

#define xd_p_reg_api_dca_stes_request
#define reg_api_dca_stes_request_pos
#define reg_api_dca_stes_request_len
#define reg_api_dca_stes_request_lsb

#define xd_p_reg_back_to_dca_flag
#define reg_back_to_dca_flag_pos
#define reg_back_to_dca_flag_len
#define reg_back_to_dca_flag_lsb

#define xd_p_reg_api_retrain_request
#define reg_api_retrain_request_pos
#define reg_api_retrain_request_len
#define reg_api_retrain_request_lsb

#define xd_p_reg_Dyn_Top_Try_flag
#define reg_Dyn_Top_Try_flag_pos
#define reg_Dyn_Top_Try_flag_len
#define reg_Dyn_Top_Try_flag_lsb

#define xd_p_reg_API_retrain_freeze_flag
#define reg_API_retrain_freeze_flag_pos
#define reg_API_retrain_freeze_flag_len
#define reg_API_retrain_freeze_flag_lsb

#define xd_p_reg_dummy_111_104
#define reg_dummy_111_104_pos
#define reg_dummy_111_104_len
#define reg_dummy_111_104_lsb
#define xd_p_reg_dummy_119_112
#define reg_dummy_119_112_pos
#define reg_dummy_119_112_len
#define reg_dummy_119_112_lsb
#define xd_p_reg_dummy_127_120
#define reg_dummy_127_120_pos
#define reg_dummy_127_120_len
#define reg_dummy_127_120_lsb
#define xd_p_reg_dummy_135_128
#define reg_dummy_135_128_pos
#define reg_dummy_135_128_len
#define reg_dummy_135_128_lsb

#define xd_p_reg_dummy_143_136
#define reg_dummy_143_136_pos
#define reg_dummy_143_136_len
#define reg_dummy_143_136_lsb

#define xd_p_reg_CCIR_dis
#define reg_CCIR_dis_pos
#define reg_CCIR_dis_len
#define reg_CCIR_dis_lsb

#define xd_p_reg_dummy_151_144
#define reg_dummy_151_144_pos
#define reg_dummy_151_144_len
#define reg_dummy_151_144_lsb

#define xd_p_reg_dummy_159_152
#define reg_dummy_159_152_pos
#define reg_dummy_159_152_len
#define reg_dummy_159_152_lsb

#define xd_p_reg_dummy_167_160
#define reg_dummy_167_160_pos
#define reg_dummy_167_160_len
#define reg_dummy_167_160_lsb

#define xd_p_reg_dummy_175_168
#define reg_dummy_175_168_pos
#define reg_dummy_175_168_len
#define reg_dummy_175_168_lsb

#define xd_p_reg_dummy_183_176
#define reg_dummy_183_176_pos
#define reg_dummy_183_176_len
#define reg_dummy_183_176_lsb

#define xd_p_reg_ofsm_read_rbc_en
#define reg_ofsm_read_rbc_en_pos
#define reg_ofsm_read_rbc_en_len
#define reg_ofsm_read_rbc_en_lsb

#define xd_p_reg_ce_filter_selection_dis
#define reg_ce_filter_selection_dis_pos
#define reg_ce_filter_selection_dis_len
#define reg_ce_filter_selection_dis_lsb

#define xd_p_reg_OFSM_version_control_7_0
#define reg_OFSM_version_control_7_0_pos
#define reg_OFSM_version_control_7_0_len
#define reg_OFSM_version_control_7_0_lsb

#define xd_p_reg_OFSM_version_control_15_8
#define reg_OFSM_version_control_15_8_pos
#define reg_OFSM_version_control_15_8_len
#define reg_OFSM_version_control_15_8_lsb

#define xd_p_reg_OFSM_version_control_23_16
#define reg_OFSM_version_control_23_16_pos
#define reg_OFSM_version_control_23_16_len
#define reg_OFSM_version_control_23_16_lsb

#define xd_p_reg_dummy_191_184
#define reg_dummy_191_184_pos
#define reg_dummy_191_184_len
#define reg_dummy_191_184_lsb

#define xd_p_reg_dummy_199_192
#define reg_dummy_199_192_pos
#define reg_dummy_199_192_len
#define reg_dummy_199_192_lsb

#define xd_p_reg_ce_en
#define reg_ce_en_pos
#define reg_ce_en_len
#define reg_ce_en_lsb
#define xd_p_reg_ce_fctrl_en
#define reg_ce_fctrl_en_pos
#define reg_ce_fctrl_en_len
#define reg_ce_fctrl_en_lsb
#define xd_p_reg_ce_fste_tdi
#define reg_ce_fste_tdi_pos
#define reg_ce_fste_tdi_len
#define reg_ce_fste_tdi_lsb
#define xd_p_reg_ce_dynamic
#define reg_ce_dynamic_pos
#define reg_ce_dynamic_len
#define reg_ce_dynamic_lsb
#define xd_p_reg_ce_conf
#define reg_ce_conf_pos
#define reg_ce_conf_len
#define reg_ce_conf_lsb
#define xd_p_reg_ce_dyn12
#define reg_ce_dyn12_pos
#define reg_ce_dyn12_len
#define reg_ce_dyn12_lsb
#define xd_p_reg_ce_derot_en
#define reg_ce_derot_en_pos
#define reg_ce_derot_en_len
#define reg_ce_derot_en_lsb
#define xd_p_reg_ce_dynamic_th_7_0
#define reg_ce_dynamic_th_7_0_pos
#define reg_ce_dynamic_th_7_0_len
#define reg_ce_dynamic_th_7_0_lsb
#define xd_p_reg_ce_dynamic_th_15_8
#define reg_ce_dynamic_th_15_8_pos
#define reg_ce_dynamic_th_15_8_len
#define reg_ce_dynamic_th_15_8_lsb
#define xd_p_reg_ce_s1
#define reg_ce_s1_pos
#define reg_ce_s1_len
#define reg_ce_s1_lsb
#define xd_p_reg_ce_var_forced_value
#define reg_ce_var_forced_value_pos
#define reg_ce_var_forced_value_len
#define reg_ce_var_forced_value_lsb
#define xd_p_reg_ce_data_im_7_0
#define reg_ce_data_im_7_0_pos
#define reg_ce_data_im_7_0_len
#define reg_ce_data_im_7_0_lsb
#define xd_p_reg_ce_data_im_8
#define reg_ce_data_im_8_pos
#define reg_ce_data_im_8_len
#define reg_ce_data_im_8_lsb
#define xd_p_reg_ce_data_re_6_0
#define reg_ce_data_re_6_0_pos
#define reg_ce_data_re_6_0_len
#define reg_ce_data_re_6_0_lsb
#define xd_p_reg_ce_data_re_8_7
#define reg_ce_data_re_8_7_pos
#define reg_ce_data_re_8_7_len
#define reg_ce_data_re_8_7_lsb
#define xd_p_reg_ce_tone_5_0
#define reg_ce_tone_5_0_pos
#define reg_ce_tone_5_0_len
#define reg_ce_tone_5_0_lsb
#define xd_p_reg_ce_tone_12_6
#define reg_ce_tone_12_6_pos
#define reg_ce_tone_12_6_len
#define reg_ce_tone_12_6_lsb
#define xd_p_reg_ce_centroid_drift_th
#define reg_ce_centroid_drift_th_pos
#define reg_ce_centroid_drift_th_len
#define reg_ce_centroid_drift_th_lsb
#define xd_p_reg_ce_centroid_count_max
#define reg_ce_centroid_count_max_pos
#define reg_ce_centroid_count_max_len
#define reg_ce_centroid_count_max_lsb
#define xd_p_reg_ce_centroid_bias_inc_7_0
#define reg_ce_centroid_bias_inc_7_0_pos
#define reg_ce_centroid_bias_inc_7_0_len
#define reg_ce_centroid_bias_inc_7_0_lsb
#define xd_p_reg_ce_centroid_bias_inc_8
#define reg_ce_centroid_bias_inc_8_pos
#define reg_ce_centroid_bias_inc_8_len
#define reg_ce_centroid_bias_inc_8_lsb
#define xd_p_reg_ce_var_th0_7_0
#define reg_ce_var_th0_7_0_pos
#define reg_ce_var_th0_7_0_len
#define reg_ce_var_th0_7_0_lsb
#define xd_p_reg_ce_var_th0_15_8
#define reg_ce_var_th0_15_8_pos
#define reg_ce_var_th0_15_8_len
#define reg_ce_var_th0_15_8_lsb
#define xd_p_reg_ce_var_th1_7_0
#define reg_ce_var_th1_7_0_pos
#define reg_ce_var_th1_7_0_len
#define reg_ce_var_th1_7_0_lsb
#define xd_p_reg_ce_var_th1_15_8
#define reg_ce_var_th1_15_8_pos
#define reg_ce_var_th1_15_8_len
#define reg_ce_var_th1_15_8_lsb
#define xd_p_reg_ce_var_th2_7_0
#define reg_ce_var_th2_7_0_pos
#define reg_ce_var_th2_7_0_len
#define reg_ce_var_th2_7_0_lsb
#define xd_p_reg_ce_var_th2_15_8
#define reg_ce_var_th2_15_8_pos
#define reg_ce_var_th2_15_8_len
#define reg_ce_var_th2_15_8_lsb
#define xd_p_reg_ce_var_th3_7_0
#define reg_ce_var_th3_7_0_pos
#define reg_ce_var_th3_7_0_len
#define reg_ce_var_th3_7_0_lsb
#define xd_p_reg_ce_var_th3_15_8
#define reg_ce_var_th3_15_8_pos
#define reg_ce_var_th3_15_8_len
#define reg_ce_var_th3_15_8_lsb
#define xd_p_reg_ce_var_th4_7_0
#define reg_ce_var_th4_7_0_pos
#define reg_ce_var_th4_7_0_len
#define reg_ce_var_th4_7_0_lsb
#define xd_p_reg_ce_var_th4_15_8
#define reg_ce_var_th4_15_8_pos
#define reg_ce_var_th4_15_8_len
#define reg_ce_var_th4_15_8_lsb
#define xd_p_reg_ce_var_th5_7_0
#define reg_ce_var_th5_7_0_pos
#define reg_ce_var_th5_7_0_len
#define reg_ce_var_th5_7_0_lsb
#define xd_p_reg_ce_var_th5_15_8
#define reg_ce_var_th5_15_8_pos
#define reg_ce_var_th5_15_8_len
#define reg_ce_var_th5_15_8_lsb
#define xd_p_reg_ce_var_th6_7_0
#define reg_ce_var_th6_7_0_pos
#define reg_ce_var_th6_7_0_len
#define reg_ce_var_th6_7_0_lsb
#define xd_p_reg_ce_var_th6_15_8
#define reg_ce_var_th6_15_8_pos
#define reg_ce_var_th6_15_8_len
#define reg_ce_var_th6_15_8_lsb
#define xd_p_reg_ce_fctrl_reset
#define reg_ce_fctrl_reset_pos
#define reg_ce_fctrl_reset_len
#define reg_ce_fctrl_reset_lsb
#define xd_p_reg_ce_cent_auto_clr_en
#define reg_ce_cent_auto_clr_en_pos
#define reg_ce_cent_auto_clr_en_len
#define reg_ce_cent_auto_clr_en_lsb
#define xd_p_reg_ce_fctrl_auto_reset_en
#define reg_ce_fctrl_auto_reset_en_pos
#define reg_ce_fctrl_auto_reset_en_len
#define reg_ce_fctrl_auto_reset_en_lsb
#define xd_p_reg_ce_var_forced_en
#define reg_ce_var_forced_en_pos
#define reg_ce_var_forced_en_len
#define reg_ce_var_forced_en_lsb
#define xd_p_reg_ce_cent_forced_en
#define reg_ce_cent_forced_en_pos
#define reg_ce_cent_forced_en_len
#define reg_ce_cent_forced_en_lsb
#define xd_p_reg_ce_var_max
#define reg_ce_var_max_pos
#define reg_ce_var_max_len
#define reg_ce_var_max_lsb
#define xd_p_reg_ce_cent_forced_value_7_0
#define reg_ce_cent_forced_value_7_0_pos
#define reg_ce_cent_forced_value_7_0_len
#define reg_ce_cent_forced_value_7_0_lsb
#define xd_p_reg_ce_cent_forced_value_11_8
#define reg_ce_cent_forced_value_11_8_pos
#define reg_ce_cent_forced_value_11_8_len
#define reg_ce_cent_forced_value_11_8_lsb
#define xd_p_reg_ce_fctrl_rd
#define reg_ce_fctrl_rd_pos
#define reg_ce_fctrl_rd_len
#define reg_ce_fctrl_rd_lsb
#define xd_p_reg_ce_centroid_max_6_0
#define reg_ce_centroid_max_6_0_pos
#define reg_ce_centroid_max_6_0_len
#define reg_ce_centroid_max_6_0_lsb
#define xd_p_reg_ce_centroid_max_11_7
#define reg_ce_centroid_max_11_7_pos
#define reg_ce_centroid_max_11_7_len
#define reg_ce_centroid_max_11_7_lsb
#define xd_p_reg_ce_var
#define reg_ce_var_pos
#define reg_ce_var_len
#define reg_ce_var_lsb
#define xd_p_reg_ce_fctrl_rdy
#define reg_ce_fctrl_rdy_pos
#define reg_ce_fctrl_rdy_len
#define reg_ce_fctrl_rdy_lsb
#define xd_p_reg_ce_centroid_out_3_0
#define reg_ce_centroid_out_3_0_pos
#define reg_ce_centroid_out_3_0_len
#define reg_ce_centroid_out_3_0_lsb
#define xd_p_reg_ce_centroid_out_11_4
#define reg_ce_centroid_out_11_4_pos
#define reg_ce_centroid_out_11_4_len
#define reg_ce_centroid_out_11_4_lsb
#define xd_p_reg_ce_bias_7_0
#define reg_ce_bias_7_0_pos
#define reg_ce_bias_7_0_len
#define reg_ce_bias_7_0_lsb
#define xd_p_reg_ce_bias_11_8
#define reg_ce_bias_11_8_pos
#define reg_ce_bias_11_8_len
#define reg_ce_bias_11_8_lsb
#define xd_p_reg_ce_m1_3_0
#define reg_ce_m1_3_0_pos
#define reg_ce_m1_3_0_len
#define reg_ce_m1_3_0_lsb
#define xd_p_reg_ce_m1_11_4
#define reg_ce_m1_11_4_pos
#define reg_ce_m1_11_4_len
#define reg_ce_m1_11_4_lsb
#define xd_p_reg_ce_rh0_7_0
#define reg_ce_rh0_7_0_pos
#define reg_ce_rh0_7_0_len
#define reg_ce_rh0_7_0_lsb
#define xd_p_reg_ce_rh0_15_8
#define reg_ce_rh0_15_8_pos
#define reg_ce_rh0_15_8_len
#define reg_ce_rh0_15_8_lsb
#define xd_p_reg_ce_rh0_23_16
#define reg_ce_rh0_23_16_pos
#define reg_ce_rh0_23_16_len
#define reg_ce_rh0_23_16_lsb
#define xd_p_reg_ce_rh0_31_24
#define reg_ce_rh0_31_24_pos
#define reg_ce_rh0_31_24_len
#define reg_ce_rh0_31_24_lsb
#define xd_p_reg_ce_rh3_real_7_0
#define reg_ce_rh3_real_7_0_pos
#define reg_ce_rh3_real_7_0_len
#define reg_ce_rh3_real_7_0_lsb
#define xd_p_reg_ce_rh3_real_15_8
#define reg_ce_rh3_real_15_8_pos
#define reg_ce_rh3_real_15_8_len
#define reg_ce_rh3_real_15_8_lsb
#define xd_p_reg_ce_rh3_real_23_16
#define reg_ce_rh3_real_23_16_pos
#define reg_ce_rh3_real_23_16_len
#define reg_ce_rh3_real_23_16_lsb
#define xd_p_reg_ce_rh3_real_31_24
#define reg_ce_rh3_real_31_24_pos
#define reg_ce_rh3_real_31_24_len
#define reg_ce_rh3_real_31_24_lsb
#define xd_p_reg_ce_rh3_imag_7_0
#define reg_ce_rh3_imag_7_0_pos
#define reg_ce_rh3_imag_7_0_len
#define reg_ce_rh3_imag_7_0_lsb
#define xd_p_reg_ce_rh3_imag_15_8
#define reg_ce_rh3_imag_15_8_pos
#define reg_ce_rh3_imag_15_8_len
#define reg_ce_rh3_imag_15_8_lsb
#define xd_p_reg_ce_rh3_imag_23_16
#define reg_ce_rh3_imag_23_16_pos
#define reg_ce_rh3_imag_23_16_len
#define reg_ce_rh3_imag_23_16_lsb
#define xd_p_reg_ce_rh3_imag_31_24
#define reg_ce_rh3_imag_31_24_pos
#define reg_ce_rh3_imag_31_24_len
#define reg_ce_rh3_imag_31_24_lsb
#define xd_p_reg_feq_fix_eh2_7_0
#define reg_feq_fix_eh2_7_0_pos
#define reg_feq_fix_eh2_7_0_len
#define reg_feq_fix_eh2_7_0_lsb
#define xd_p_reg_feq_fix_eh2_15_8
#define reg_feq_fix_eh2_15_8_pos
#define reg_feq_fix_eh2_15_8_len
#define reg_feq_fix_eh2_15_8_lsb
#define xd_p_reg_feq_fix_eh2_23_16
#define reg_feq_fix_eh2_23_16_pos
#define reg_feq_fix_eh2_23_16_len
#define reg_feq_fix_eh2_23_16_lsb
#define xd_p_reg_feq_fix_eh2_31_24
#define reg_feq_fix_eh2_31_24_pos
#define reg_feq_fix_eh2_31_24_len
#define reg_feq_fix_eh2_31_24_lsb
#define xd_p_reg_ce_m2_central_7_0
#define reg_ce_m2_central_7_0_pos
#define reg_ce_m2_central_7_0_len
#define reg_ce_m2_central_7_0_lsb
#define xd_p_reg_ce_m2_central_15_8
#define reg_ce_m2_central_15_8_pos
#define reg_ce_m2_central_15_8_len
#define reg_ce_m2_central_15_8_lsb
#define xd_p_reg_ce_fftshift
#define reg_ce_fftshift_pos
#define reg_ce_fftshift_len
#define reg_ce_fftshift_lsb
#define xd_p_reg_ce_fftshift1
#define reg_ce_fftshift1_pos
#define reg_ce_fftshift1_len
#define reg_ce_fftshift1_lsb
#define xd_p_reg_ce_fftshift2
#define reg_ce_fftshift2_pos
#define reg_ce_fftshift2_len
#define reg_ce_fftshift2_lsb
#define xd_p_reg_ce_top_mobile
#define reg_ce_top_mobile_pos
#define reg_ce_top_mobile_len
#define reg_ce_top_mobile_lsb
#define xd_p_reg_strong_sginal_detected
#define reg_strong_sginal_detected_pos
#define reg_strong_sginal_detected_len
#define reg_strong_sginal_detected_lsb

#define XD_MP2IF_BASE
#define XD_MP2IF_CSR
#define XD_MP2IF_DMX_CTRL
#define XD_MP2IF_PID_IDX
#define XD_MP2IF_PID_DATA_L
#define XD_MP2IF_PID_DATA_H
#define XD_MP2IF_MISC

extern struct dvb_frontend *af9005_fe_attach(struct dvb_usb_device *d);
extern int af9005_read_ofdm_register(struct dvb_usb_device *d, u16 reg,
				     u8 * value);
extern int af9005_read_ofdm_registers(struct dvb_usb_device *d, u16 reg,
				      u8 * values, int len);
extern int af9005_write_ofdm_register(struct dvb_usb_device *d, u16 reg,
				      u8 value);
extern int af9005_write_ofdm_registers(struct dvb_usb_device *d, u16 reg,
				       u8 * values, int len);
extern int af9005_read_tuner_registers(struct dvb_usb_device *d, u16 reg,
				       u8 addr, u8 * values, int len);
extern int af9005_write_tuner_registers(struct dvb_usb_device *d, u16 reg,
					u8 * values, int len);
extern int af9005_read_register_bits(struct dvb_usb_device *d, u16 reg,
				     u8 pos, u8 len, u8 * value);
extern int af9005_write_register_bits(struct dvb_usb_device *d, u16 reg,
				      u8 pos, u8 len, u8 value);
extern int af9005_send_command(struct dvb_usb_device *d, u8 command,
			       u8 * wbuf, int wlen, u8 * rbuf, int rlen);
extern int af9005_read_eeprom(struct dvb_usb_device *d, u8 address,
			      u8 * values, int len);
extern int af9005_tuner_attach(struct dvb_usb_adapter *adap);
extern int af9005_led_control(struct dvb_usb_device *d, int onoff);

extern u8 regmask[8];

/* remote control decoder */
extern int af9005_rc_decode(struct dvb_usb_device *d, u8 * data, int len,
			    u32 * event, int *state);
extern struct rc_map_table rc_map_af9005_table[];
extern int rc_map_af9005_table_size;

#endif