linux/include/dt-bindings/clock/qcom,gcc-msm8660.h

/* SPDX-License-Identifier: GPL-2.0-only */
/*
 * Copyright (c) 2013, The Linux Foundation. All rights reserved.
 */

#ifndef _DT_BINDINGS_CLK_MSM_GCC_8660_H
#define _DT_BINDINGS_CLK_MSM_GCC_8660_H

#define AFAB_CLK_SRC
#define AFAB_CORE_CLK
#define SCSS_A_CLK
#define SCSS_H_CLK
#define SCSS_XO_SRC_CLK
#define AFAB_EBI1_CH0_A_CLK
#define AFAB_EBI1_CH1_A_CLK
#define AFAB_AXI_S0_FCLK
#define AFAB_AXI_S1_FCLK
#define AFAB_AXI_S2_FCLK
#define AFAB_AXI_S3_FCLK
#define AFAB_AXI_S4_FCLK
#define SFAB_CORE_CLK
#define SFAB_AXI_S0_FCLK
#define SFAB_AXI_S1_FCLK
#define SFAB_AXI_S2_FCLK
#define SFAB_AXI_S3_FCLK
#define SFAB_AXI_S4_FCLK
#define SFAB_AHB_S0_FCLK
#define SFAB_AHB_S1_FCLK
#define SFAB_AHB_S2_FCLK
#define SFAB_AHB_S3_FCLK
#define SFAB_AHB_S4_FCLK
#define SFAB_AHB_S5_FCLK
#define SFAB_AHB_S6_FCLK
#define SFAB_ADM0_M0_A_CLK
#define SFAB_ADM0_M1_A_CLK
#define SFAB_ADM0_M2_A_CLK
#define ADM0_CLK
#define ADM0_PBUS_CLK
#define SFAB_ADM1_M0_A_CLK
#define SFAB_ADM1_M1_A_CLK
#define SFAB_ADM1_M2_A_CLK
#define MMFAB_ADM1_M3_A_CLK
#define ADM1_CLK
#define ADM1_PBUS_CLK
#define IMEM0_A_CLK
#define MAHB0_CLK
#define SFAB_LPASS_Q6_A_CLK
#define SFAB_AFAB_M_A_CLK
#define AFAB_SFAB_M0_A_CLK
#define AFAB_SFAB_M1_A_CLK
#define DFAB_CLK_SRC
#define DFAB_CLK
#define DFAB_CORE_CLK
#define SFAB_DFAB_M_A_CLK
#define DFAB_SFAB_M_A_CLK
#define DFAB_SWAY0_H_CLK
#define DFAB_SWAY1_H_CLK
#define DFAB_ARB0_H_CLK
#define DFAB_ARB1_H_CLK
#define PPSS_H_CLK
#define PPSS_PROC_CLK
#define PPSS_TIMER0_CLK
#define PPSS_TIMER1_CLK
#define PMEM_A_CLK
#define DMA_BAM_H_CLK
#define SIC_H_CLK
#define SPS_TIC_H_CLK
#define SLIMBUS_H_CLK
#define SLIMBUS_XO_SRC_CLK
#define CFPB_2X_CLK_SRC
#define CFPB_CLK
#define CFPB0_H_CLK
#define CFPB1_H_CLK
#define CFPB2_H_CLK
#define EBI2_2X_CLK
#define EBI2_CLK
#define SFAB_CFPB_M_H_CLK
#define CFPB_MASTER_H_CLK
#define SFAB_CFPB_S_HCLK
#define CFPB_SPLITTER_H_CLK
#define TSIF_H_CLK
#define TSIF_INACTIVITY_TIMERS_CLK
#define TSIF_REF_SRC
#define TSIF_REF_CLK
#define CE1_H_CLK
#define CE2_H_CLK
#define SFPB_H_CLK_SRC
#define SFPB_H_CLK
#define SFAB_SFPB_M_H_CLK
#define SFAB_SFPB_S_H_CLK
#define RPM_PROC_CLK
#define RPM_BUS_H_CLK
#define RPM_SLEEP_CLK
#define RPM_TIMER_CLK
#define MODEM_AHB1_H_CLK
#define MODEM_AHB2_H_CLK
#define RPM_MSG_RAM_H_CLK
#define SC_H_CLK
#define SC_A_CLK
#define PMIC_ARB0_H_CLK
#define PMIC_ARB1_H_CLK
#define PMIC_SSBI2_SRC
#define PMIC_SSBI2_CLK
#define SDC1_H_CLK
#define SDC2_H_CLK
#define SDC3_H_CLK
#define SDC4_H_CLK
#define SDC5_H_CLK
#define SDC1_SRC
#define SDC2_SRC
#define SDC3_SRC
#define SDC4_SRC
#define SDC5_SRC
#define SDC1_CLK
#define SDC2_CLK
#define SDC3_CLK
#define SDC4_CLK
#define SDC5_CLK
#define USB_HS1_H_CLK
#define USB_HS1_XCVR_SRC
#define USB_HS1_XCVR_CLK
#define USB_HS2_H_CLK
#define USB_HS2_XCVR_SRC
#define USB_HS2_XCVR_CLK
#define USB_FS1_H_CLK
#define USB_FS1_XCVR_FS_SRC
#define USB_FS1_XCVR_FS_CLK
#define USB_FS1_SYSTEM_CLK
#define USB_FS2_H_CLK
#define USB_FS2_XCVR_FS_SRC
#define USB_FS2_XCVR_FS_CLK
#define USB_FS2_SYSTEM_CLK
#define GSBI_COMMON_SIM_SRC
#define GSBI1_H_CLK
#define GSBI2_H_CLK
#define GSBI3_H_CLK
#define GSBI4_H_CLK
#define GSBI5_H_CLK
#define GSBI6_H_CLK
#define GSBI7_H_CLK
#define GSBI8_H_CLK
#define GSBI9_H_CLK
#define GSBI10_H_CLK
#define GSBI11_H_CLK
#define GSBI12_H_CLK
#define GSBI1_UART_SRC
#define GSBI1_UART_CLK
#define GSBI2_UART_SRC
#define GSBI2_UART_CLK
#define GSBI3_UART_SRC
#define GSBI3_UART_CLK
#define GSBI4_UART_SRC
#define GSBI4_UART_CLK
#define GSBI5_UART_SRC
#define GSBI5_UART_CLK
#define GSBI6_UART_SRC
#define GSBI6_UART_CLK
#define GSBI7_UART_SRC
#define GSBI7_UART_CLK
#define GSBI8_UART_SRC
#define GSBI8_UART_CLK
#define GSBI9_UART_SRC
#define GSBI9_UART_CLK
#define GSBI10_UART_SRC
#define GSBI10_UART_CLK
#define GSBI11_UART_SRC
#define GSBI11_UART_CLK
#define GSBI12_UART_SRC
#define GSBI12_UART_CLK
#define GSBI1_QUP_SRC
#define GSBI1_QUP_CLK
#define GSBI2_QUP_SRC
#define GSBI2_QUP_CLK
#define GSBI3_QUP_SRC
#define GSBI3_QUP_CLK
#define GSBI4_QUP_SRC
#define GSBI4_QUP_CLK
#define GSBI5_QUP_SRC
#define GSBI5_QUP_CLK
#define GSBI6_QUP_SRC
#define GSBI6_QUP_CLK
#define GSBI7_QUP_SRC
#define GSBI7_QUP_CLK
#define GSBI8_QUP_SRC
#define GSBI8_QUP_CLK
#define GSBI9_QUP_SRC
#define GSBI9_QUP_CLK
#define GSBI10_QUP_SRC
#define GSBI10_QUP_CLK
#define GSBI11_QUP_SRC
#define GSBI11_QUP_CLK
#define GSBI12_QUP_SRC
#define GSBI12_QUP_CLK
#define GSBI1_SIM_CLK
#define GSBI2_SIM_CLK
#define GSBI3_SIM_CLK
#define GSBI4_SIM_CLK
#define GSBI5_SIM_CLK
#define GSBI6_SIM_CLK
#define GSBI7_SIM_CLK
#define GSBI8_SIM_CLK
#define GSBI9_SIM_CLK
#define GSBI10_SIM_CLK
#define GSBI11_SIM_CLK
#define GSBI12_SIM_CLK
#define SPDM_CFG_H_CLK
#define SPDM_MSTR_H_CLK
#define SPDM_FF_CLK_SRC
#define SPDM_FF_CLK
#define SEC_CTRL_CLK
#define SEC_CTRL_ACC_CLK_SRC
#define SEC_CTRL_ACC_CLK
#define TLMM_H_CLK
#define TLMM_CLK
#define MARM_CLK_SRC
#define MARM_CLK
#define MAHB1_SRC
#define MAHB1_CLK
#define SFAB_MSS_S_H_CLK
#define MAHB2_SRC
#define MAHB2_CLK
#define MSS_MODEM_CLK_SRC
#define MSS_MODEM_CXO_CLK
#define MSS_SLP_CLK
#define MSS_SYS_REF_CLK
#define TSSC_CLK_SRC
#define TSSC_CLK
#define PDM_SRC
#define PDM_CLK
#define GP0_SRC
#define GP0_CLK
#define GP1_SRC
#define GP1_CLK
#define GP2_SRC
#define GP2_CLK
#define PMEM_CLK
#define MPM_CLK
#define EBI1_ASFAB_SRC
#define EBI1_CLK_SRC
#define EBI1_CH0_CLK
#define EBI1_CH1_CLK
#define SFAB_SMPSS_S_H_CLK
#define PRNG_SRC
#define PRNG_CLK
#define PXO_SRC
#define LPASS_CXO_CLK
#define LPASS_PXO_CLK
#define SPDM_CY_PORT0_CLK
#define SPDM_CY_PORT1_CLK
#define SPDM_CY_PORT2_CLK
#define SPDM_CY_PORT3_CLK
#define SPDM_CY_PORT4_CLK
#define SPDM_CY_PORT5_CLK
#define SPDM_CY_PORT6_CLK
#define SPDM_CY_PORT7_CLK
#define PLL0
#define PLL0_VOTE
#define PLL5
#define PLL6
#define PLL6_VOTE
#define PLL8
#define PLL8_VOTE
#define PLL9
#define PLL10
#define PLL11
#define PLL12

#endif