/* * Copyright (C) 2019 Advanced Micro Devices, Inc. * * Permission is hereby granted, free of charge, to any person obtaining a * copy of this software and associated documentation files (the "Software"), * to deal in the Software without restriction, including without limitation * the rights to use, copy, modify, merge, publish, distribute, sublicense, * and/or sell copies of the Software, and to permit persons to whom the * Software is furnished to do so, subject to the following conditions: * * The above copyright notice and this permission notice shall be included * in all copies or substantial portions of the Software. * * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ #if !defined (_navi10_ENUM_HEADER) #define _navi10_ENUM_HEADER #ifndef _DRIVER_BUILD #ifndef GL_ZERO #define GL__ZERO … #define GL__ONE … #define GL__SRC_COLOR … #define GL__ONE_MINUS_SRC_COLOR … #define GL__DST_COLOR … #define GL__ONE_MINUS_DST_COLOR … #define GL__SRC_ALPHA … #define GL__ONE_MINUS_SRC_ALPHA … #define GL__DST_ALPHA … #define GL__ONE_MINUS_DST_ALPHA … #define GL__SRC_ALPHA_SATURATE … #define GL__CONSTANT_COLOR … #define GL__ONE_MINUS_CONSTANT_COLOR … #define GL__CONSTANT_ALPHA … #define GL__ONE_MINUS_CONSTANT_ALPHA … #endif #endif /******************************************************* * GDS DATA_TYPE Enums *******************************************************/ #ifndef ENUMS_GDS_PERFCOUNT_SELECT_H #define ENUMS_GDS_PERFCOUNT_SELECT_H GDS_PERFCOUNT_SELECT; #endif /*ENUMS_GDS_PERFCOUNT_SELECT_H*/ /******************************************************* * Chip Enums *******************************************************/ /* * GATCL1RequestType enum */ GATCL1RequestType; /* * UTCL1RequestType enum */ UTCL1RequestType; /* * UTCL1FaultType enum */ UTCL1FaultType; /* * UTCL0RequestType enum */ UTCL0RequestType; /* * UTCL0FaultType enum */ UTCL0FaultType; /* * VMEMCMD_RETURN_ORDER enum */ VMEMCMD_RETURN_ORDER; /* * GL0V_CACHE_POLICIES enum */ GL0V_CACHE_POLICIES; /* * GL1_CACHE_POLICIES enum */ GL1_CACHE_POLICIES; /* * GL1_CACHE_STORE_POLICIES enum */ GL1_CACHE_STORE_POLICIES; /* * TCC_CACHE_POLICIES enum */ TCC_CACHE_POLICIES; /* * TCC_MTYPE enum */ TCC_MTYPE; /* * GL2_CACHE_POLICIES enum */ GL2_CACHE_POLICIES; /* * MTYPE enum */ MTYPE; /* * RMI_CID enum */ RMI_CID; /* * WritePolicy enum */ WritePolicy; /* * ReadPolicy enum */ ReadPolicy; /* * PERFMON_COUNTER_MODE enum */ PERFMON_COUNTER_MODE; /* * PERFMON_SPM_MODE enum */ PERFMON_SPM_MODE; /* * SurfaceTiling enum */ SurfaceTiling; /* * SurfaceArray enum */ SurfaceArray; /* * ColorArray enum */ ColorArray; /* * DepthArray enum */ DepthArray; /* * ENUM_NUM_SIMD_PER_CU enum */ ENUM_NUM_SIMD_PER_CU; /* * DSM_ENABLE_ERROR_INJECT enum */ DSM_ENABLE_ERROR_INJECT; /* * DSM_SELECT_INJECT_DELAY enum */ DSM_SELECT_INJECT_DELAY; /* * DSM_DATA_SEL enum */ DSM_DATA_SEL; /* * DSM_SINGLE_WRITE enum */ DSM_SINGLE_WRITE; /* * Hdp_SurfaceEndian enum */ Hdp_SurfaceEndian; /******************************************************* * CNVC_CFG Enums *******************************************************/ /* * CNVC_ENABLE enum */ CNVC_ENABLE; /* * CNVC_BYPASS enum */ CNVC_BYPASS; /* * CNVC_PENDING enum */ CNVC_PENDING; /* * DENORM_TRUNCATE enum */ DENORM_TRUNCATE; /* * PIX_EXPAND_MODE enum */ PIX_EXPAND_MODE; /* * SURFACE_PIXEL_FORMAT enum */ SURFACE_PIXEL_FORMAT; /* * XNORM enum */ XNORM; /* * COLOR_KEYER_MODE enum */ COLOR_KEYER_MODE; /******************************************************* * CNVC_CUR Enums *******************************************************/ /* * CUR_ENABLE enum */ CUR_ENABLE; /* * CUR_PENDING enum */ CUR_PENDING; /* * CUR_EXPAND_MODE enum */ CUR_EXPAND_MODE; /* * CUR_ROM_EN enum */ CUR_ROM_EN; /* * CUR_MODE enum */ CUR_MODE; /* * CUR_INV_CLAMP enum */ CUR_INV_CLAMP; /******************************************************* * DSCL Enums *******************************************************/ /* * SCL_COEF_FILTER_TYPE_SEL enum */ SCL_COEF_FILTER_TYPE_SEL; /* * DSCL_MODE_SEL enum */ DSCL_MODE_SEL; /* * SCL_AUTOCAL_MODE enum */ SCL_AUTOCAL_MODE; /* * SCL_COEF_RAM_SEL enum */ SCL_COEF_RAM_SEL; /* * SCL_CHROMA_COEF enum */ SCL_CHROMA_COEF; /* * SCL_ALPHA_COEF enum */ SCL_ALPHA_COEF; /* * COEF_RAM_SELECT_RD enum */ COEF_RAM_SELECT_RD; /* * SCL_2TAP_HARDCODE enum */ SCL_2TAP_HARDCODE; /* * SCL_SHARP_EN enum */ SCL_SHARP_EN; /* * SCL_BOUNDARY enum */ SCL_BOUNDARY; /* * LB_INTERLEAVE_EN enum */ LB_INTERLEAVE_EN; /* * LB_ALPHA_EN enum */ LB_ALPHA_EN; /* * OBUF_BYPASS_SEL enum */ OBUF_BYPASS_SEL; /* * OBUF_USE_FULL_BUFFER_SEL enum */ OBUF_USE_FULL_BUFFER_SEL; /* * OBUF_IS_HALF_RECOUT_WIDTH_SEL enum */ OBUF_IS_HALF_RECOUT_WIDTH_SEL; /******************************************************* * CM Enums *******************************************************/ /* * CM_BYPASS enum */ CM_BYPASS; /* * CM_EN enum */ CM_EN; /* * CM_PENDING enum */ CM_PENDING; /* * CM_DATA_SIGNED enum */ CM_DATA_SIGNED; /* * CM_WRITE_BASE_ONLY enum */ CM_WRITE_BASE_ONLY; /* * CM_LUT_4_CONFIG_ENUM enum */ CM_LUT_4_CONFIG_ENUM; /* * CM_LUT_2_CONFIG_ENUM enum */ CM_LUT_2_CONFIG_ENUM; /* * CM_LUT_4_MODE_ENUM enum */ CM_LUT_4_MODE_ENUM; /* * CM_LUT_2_MODE_ENUM enum */ CM_LUT_2_MODE_ENUM; /* * CM_LUT_RAM_SEL enum */ CM_LUT_RAM_SEL; /* * CM_LUT_NUM_SEG enum */ CM_LUT_NUM_SEG; /* * CM_ICSC_MODE_ENUM enum */ CM_ICSC_MODE_ENUM; /* * CM_GAMUT_REMAP_MODE_ENUM enum */ CM_GAMUT_REMAP_MODE_ENUM; /* * CM_COEF_FORMAT_ENUM enum */ CM_COEF_FORMAT_ENUM; /* * CMC_LUT_2_CONFIG_ENUM enum */ CMC_LUT_2_CONFIG_ENUM; /* * CMC_LUT_2_MODE_ENUM enum */ CMC_LUT_2_MODE_ENUM; /* * CMC_LUT_RAM_SEL enum */ CMC_LUT_RAM_SEL; /* * CMC_3DLUT_RAM_SEL enum */ CMC_3DLUT_RAM_SEL; /* * CMC_LUT_NUM_SEG enum */ CMC_LUT_NUM_SEG; /* * CMC_3DLUT_30BIT_ENUM enum */ CMC_3DLUT_30BIT_ENUM; /* * CMC_3DLUT_SIZE_ENUM enum */ CMC_3DLUT_SIZE_ENUM; /******************************************************* * DPP_TOP Enums *******************************************************/ /* * TEST_CLK_SEL enum */ TEST_CLK_SEL; /* * CRC_SRC_SEL enum */ CRC_SRC_SEL; /* * CRC_IN_PIX_SEL enum */ CRC_IN_PIX_SEL; /* * CRC_CUR_BITS_SEL enum */ CRC_CUR_BITS_SEL; /* * CRC_IN_CUR_SEL enum */ CRC_IN_CUR_SEL; /* * CRC_CUR_SEL enum */ CRC_CUR_SEL; /* * CRC_STEREO_SEL enum */ CRC_STEREO_SEL; /* * CRC_INTERLACE_SEL enum */ CRC_INTERLACE_SEL; /******************************************************* * DC_PERFMON Enums *******************************************************/ /* * PERFCOUNTER_CVALUE_SEL enum */ PERFCOUNTER_CVALUE_SEL; /* * PERFCOUNTER_INC_MODE enum */ PERFCOUNTER_INC_MODE; /* * PERFCOUNTER_HW_CNTL_SEL enum */ PERFCOUNTER_HW_CNTL_SEL; /* * PERFCOUNTER_RUNEN_MODE enum */ PERFCOUNTER_RUNEN_MODE; /* * PERFCOUNTER_CNTOFF_START_DIS enum */ PERFCOUNTER_CNTOFF_START_DIS; /* * PERFCOUNTER_RESTART_EN enum */ PERFCOUNTER_RESTART_EN; /* * PERFCOUNTER_INT_EN enum */ PERFCOUNTER_INT_EN; /* * PERFCOUNTER_OFF_MASK enum */ PERFCOUNTER_OFF_MASK; /* * PERFCOUNTER_ACTIVE enum */ PERFCOUNTER_ACTIVE; /* * PERFCOUNTER_INT_TYPE enum */ PERFCOUNTER_INT_TYPE; /* * PERFCOUNTER_COUNTED_VALUE_TYPE enum */ PERFCOUNTER_COUNTED_VALUE_TYPE; /* * PERFCOUNTER_HW_STOP1_SEL enum */ PERFCOUNTER_HW_STOP1_SEL; /* * PERFCOUNTER_HW_STOP2_SEL enum */ PERFCOUNTER_HW_STOP2_SEL; /* * PERFCOUNTER_CNTL_SEL enum */ PERFCOUNTER_CNTL_SEL; /* * PERFCOUNTER_CNT0_STATE enum */ PERFCOUNTER_CNT0_STATE; /* * PERFCOUNTER_STATE_SEL0 enum */ PERFCOUNTER_STATE_SEL0; /* * PERFCOUNTER_CNT1_STATE enum */ PERFCOUNTER_CNT1_STATE; /* * PERFCOUNTER_STATE_SEL1 enum */ PERFCOUNTER_STATE_SEL1; /* * PERFCOUNTER_CNT2_STATE enum */ PERFCOUNTER_CNT2_STATE; /* * PERFCOUNTER_STATE_SEL2 enum */ PERFCOUNTER_STATE_SEL2; /* * PERFCOUNTER_CNT3_STATE enum */ PERFCOUNTER_CNT3_STATE; /* * PERFCOUNTER_STATE_SEL3 enum */ PERFCOUNTER_STATE_SEL3; /* * PERFCOUNTER_CNT4_STATE enum */ PERFCOUNTER_CNT4_STATE; /* * PERFCOUNTER_STATE_SEL4 enum */ PERFCOUNTER_STATE_SEL4; /* * PERFCOUNTER_CNT5_STATE enum */ PERFCOUNTER_CNT5_STATE; /* * PERFCOUNTER_STATE_SEL5 enum */ PERFCOUNTER_STATE_SEL5; /* * PERFCOUNTER_CNT6_STATE enum */ PERFCOUNTER_CNT6_STATE; /* * PERFCOUNTER_STATE_SEL6 enum */ PERFCOUNTER_STATE_SEL6; /* * PERFCOUNTER_CNT7_STATE enum */ PERFCOUNTER_CNT7_STATE; /* * PERFCOUNTER_STATE_SEL7 enum */ PERFCOUNTER_STATE_SEL7; /* * PERFMON_STATE enum */ PERFMON_STATE; /* * PERFMON_CNTOFF_AND_OR enum */ PERFMON_CNTOFF_AND_OR; /* * PERFMON_CNTOFF_INT_EN enum */ PERFMON_CNTOFF_INT_EN; /* * PERFMON_CNTOFF_INT_TYPE enum */ PERFMON_CNTOFF_INT_TYPE; /******************************************************* * HUBP Enums *******************************************************/ /* * ROTATION_ANGLE enum */ ROTATION_ANGLE; /* * H_MIRROR_EN enum */ H_MIRROR_EN; /* * NUM_PIPES enum */ NUM_PIPES; /* * NUM_BANKS enum */ NUM_BANKS; /* * SW_MODE enum */ SW_MODE; /* * PIPE_INTERLEAVE enum */ PIPE_INTERLEAVE; /* * LEGACY_PIPE_INTERLEAVE enum */ LEGACY_PIPE_INTERLEAVE; /* * NUM_SE enum */ NUM_SE; /* * NUM_RB_PER_SE enum */ NUM_RB_PER_SE; /* * MAX_COMPRESSED_FRAGS enum */ MAX_COMPRESSED_FRAGS; /* * DIM_TYPE enum */ DIM_TYPE; /* * META_LINEAR enum */ META_LINEAR; /* * RB_ALIGNED enum */ RB_ALIGNED; /* * PIPE_ALIGNED enum */ PIPE_ALIGNED; /* * ARRAY_MODE enum */ ARRAY_MODE; /* * PIPE_CONFIG enum */ PIPE_CONFIG; /* * MICRO_TILE_MODE_NEW enum */ MICRO_TILE_MODE_NEW; /* * TILE_SPLIT enum */ TILE_SPLIT; /* * BANK_WIDTH enum */ BANK_WIDTH; /* * BANK_HEIGHT enum */ BANK_HEIGHT; /* * MACRO_TILE_ASPECT enum */ MACRO_TILE_ASPECT; /* * LEGACY_NUM_BANKS enum */ LEGACY_NUM_BANKS; /* * SWATH_HEIGHT enum */ SWATH_HEIGHT; /* * PTE_ROW_HEIGHT_LINEAR enum */ PTE_ROW_HEIGHT_LINEAR; /* * CHUNK_SIZE enum */ CHUNK_SIZE; /* * MIN_CHUNK_SIZE enum */ MIN_CHUNK_SIZE; /* * META_CHUNK_SIZE enum */ META_CHUNK_SIZE; /* * MIN_META_CHUNK_SIZE enum */ MIN_META_CHUNK_SIZE; /* * DPTE_GROUP_SIZE enum */ DPTE_GROUP_SIZE; /* * MPTE_GROUP_SIZE enum */ MPTE_GROUP_SIZE; /* * HUBP_BLANK_EN enum */ HUBP_BLANK_EN; /* * HUBP_DISABLE enum */ HUBP_DISABLE; /* * HUBP_TTU_DISABLE enum */ HUBP_TTU_DISABLE; /* * HUBP_NO_OUTSTANDING_REQ enum */ HUBP_NO_OUTSTANDING_REQ; /* * HUBP_IN_BLANK enum */ HUBP_IN_BLANK; /* * HUBP_VTG_SEL enum */ HUBP_VTG_SEL; /* * HUBP_VREADY_AT_OR_AFTER_VSYNC enum */ HUBP_VREADY_AT_OR_AFTER_VSYNC; /* * VMPG_SIZE enum */ VMPG_SIZE; /* * HUBP_MEASURE_WIN_MODE_DCFCLK enum */ HUBP_MEASURE_WIN_MODE_DCFCLK; /******************************************************* * HUBPREQ Enums *******************************************************/ /* * SURFACE_TMZ enum */ SURFACE_TMZ; /* * SURFACE_DCC enum */ SURFACE_DCC; /* * SURFACE_DCC_IND_64B enum */ SURFACE_DCC_IND_64B; /* * SURFACE_FLIP_TYPE enum */ SURFACE_FLIP_TYPE; /* * SURFACE_FLIP_MODE_FOR_STEREOSYNC enum */ SURFACE_FLIP_MODE_FOR_STEREOSYNC; /* * SURFACE_UPDATE_LOCK enum */ SURFACE_UPDATE_LOCK; /* * SURFACE_FLIP_IN_STEREOSYNC enum */ SURFACE_FLIP_IN_STEREOSYNC; /* * SURFACE_FLIP_STEREO_SELECT_DISABLE enum */ SURFACE_FLIP_STEREO_SELECT_DISABLE; /* * SURFACE_FLIP_STEREO_SELECT_POLARITY enum */ SURFACE_FLIP_STEREO_SELECT_POLARITY; /* * SURFACE_INUSE_RAED_NO_LATCH enum */ SURFACE_INUSE_RAED_NO_LATCH; /* * INT_MASK enum */ INT_MASK; /* * SURFACE_FLIP_INT_TYPE enum */ SURFACE_FLIP_INT_TYPE; /* * SURFACE_FLIP_AWAY_INT_TYPE enum */ SURFACE_FLIP_AWAY_INT_TYPE; /* * SURFACE_FLIP_VUPDATE_SKIP_NUM enum */ SURFACE_FLIP_VUPDATE_SKIP_NUM; /* * DFQ_SIZE enum */ DFQ_SIZE; /* * DFQ_MIN_FREE_ENTRIES enum */ DFQ_MIN_FREE_ENTRIES; /* * DFQ_NUM_ENTRIES enum */ DFQ_NUM_ENTRIES; /* * FLIP_RATE enum */ FLIP_RATE; /******************************************************* * HUBPRET Enums *******************************************************/ /* * DETILE_BUFFER_PACKER_ENABLE enum */ DETILE_BUFFER_PACKER_ENABLE; /* * CROSSBAR_FOR_ALPHA enum */ CROSSBAR_FOR_ALPHA; /* * CROSSBAR_FOR_Y_G enum */ CROSSBAR_FOR_Y_G; /* * CROSSBAR_FOR_CB_B enum */ CROSSBAR_FOR_CB_B; /* * CROSSBAR_FOR_CR_R enum */ CROSSBAR_FOR_CR_R; /* * DET_MEM_PWR_LIGHT_SLEEP_MODE enum */ DET_MEM_PWR_LIGHT_SLEEP_MODE; /* * PIXCDC_MEM_PWR_LIGHT_SLEEP_MODE enum */ PIXCDC_MEM_PWR_LIGHT_SLEEP_MODE; /******************************************************* * CURSOR Enums *******************************************************/ /* * CURSOR_ENABLE enum */ CURSOR_ENABLE; /* * CURSOR_2X_MAGNIFY enum */ CURSOR_2X_MAGNIFY; /* * CURSOR_MODE enum */ CURSOR_MODE; /* * CURSOR_SURFACE_TMZ enum */ CURSOR_SURFACE_TMZ; /* * CURSOR_SNOOP enum */ CURSOR_SNOOP; /* * CURSOR_SYSTEM enum */ CURSOR_SYSTEM; /* * CURSOR_PITCH enum */ CURSOR_PITCH; /* * CURSOR_LINES_PER_CHUNK enum */ CURSOR_LINES_PER_CHUNK; /* * CURSOR_PERFMON_LATENCY_MEASURE_EN enum */ CURSOR_PERFMON_LATENCY_MEASURE_EN; /* * CURSOR_PERFMON_LATENCY_MEASURE_SEL enum */ CURSOR_PERFMON_LATENCY_MEASURE_SEL; /* * CURSOR_STEREO_EN enum */ CURSOR_STEREO_EN; /* * CURSOR_XY_POSITION_ROTATION_AND_MIRRORING_BYPASS enum */ CURSOR_XY_POSITION_ROTATION_AND_MIRRORING_BYPASS; /* * CROB_MEM_PWR_LIGHT_SLEEP_MODE enum */ CROB_MEM_PWR_LIGHT_SLEEP_MODE; /* * DMDATA_UPDATED enum */ DMDATA_UPDATED; /* * DMDATA_REPEAT enum */ DMDATA_REPEAT; /* * DMDATA_MODE enum */ DMDATA_MODE; /* * DMDATA_QOS_MODE enum */ DMDATA_QOS_MODE; /* * DMDATA_DONE enum */ DMDATA_DONE; /* * DMDATA_UNDERFLOW enum */ DMDATA_UNDERFLOW; /* * DMDATA_UNDERFLOW_CLEAR enum */ DMDATA_UNDERFLOW_CLEAR; /******************************************************* * HUBPXFC Enums *******************************************************/ /* * HUBP_XFC_PIXEL_FORMAT_ENUM enum */ HUBP_XFC_PIXEL_FORMAT_ENUM; /* * HUBP_XFC_FRAME_MODE_ENUM enum */ HUBP_XFC_FRAME_MODE_ENUM; /* * HUBP_XFC_CHUNK_SIZE_ENUM enum */ HUBP_XFC_CHUNK_SIZE_ENUM; /******************************************************* * XFC Enums *******************************************************/ /* * MMHUBBUB_XFC_XFCMON_MODE_ENUM enum */ MMHUBBUB_XFC_XFCMON_MODE_ENUM; /* * MMHUBBUB_XFC_XFCMON_INTERFACE_SEL_ENUM enum */ MMHUBBUB_XFC_XFCMON_INTERFACE_SEL_ENUM; /******************************************************* * XFCP Enums *******************************************************/ /* * MMHUBBUB_XFC_PIXEL_FORMAT_ENUM enum */ MMHUBBUB_XFC_PIXEL_FORMAT_ENUM; /* * MMHUBBUB_XFC_FRAME_MODE_ENUM enum */ MMHUBBUB_XFC_FRAME_MODE_ENUM; /******************************************************* * MPC_CFG Enums *******************************************************/ /* * MPC_CFG_MPC_TEST_CLK_SEL enum */ MPC_CFG_MPC_TEST_CLK_SEL; /* * MPC_CRC_CALC_MODE enum */ MPC_CRC_CALC_MODE; /* * MPC_CRC_CALC_STEREO_MODE enum */ MPC_CRC_CALC_STEREO_MODE; /* * MPC_CRC_CALC_INTERLACE_MODE enum */ MPC_CRC_CALC_INTERLACE_MODE; /* * MPC_CRC_SOURCE_SELECT enum */ MPC_CRC_SOURCE_SELECT; /* * MPC_CFG_ADR_CFG_CUR_VUPDATE_LOCK_SET enum */ MPC_CFG_ADR_CFG_CUR_VUPDATE_LOCK_SET; /* * MPC_CFG_ADR_CFG_VUPDATE_LOCK_SET enum */ MPC_CFG_ADR_CFG_VUPDATE_LOCK_SET; /* * MPC_CFG_CFG_VUPDATE_LOCK_SET enum */ MPC_CFG_CFG_VUPDATE_LOCK_SET; /* * MPC_CFG_ADR_VUPDATE_LOCK_SET enum */ MPC_CFG_ADR_VUPDATE_LOCK_SET; /* * MPC_CFG_CUR_VUPDATE_LOCK_SET enum */ MPC_CFG_CUR_VUPDATE_LOCK_SET; /* * MPC_OUT_RATE_CONTROL_DISABLE_SET enum */ MPC_OUT_RATE_CONTROL_DISABLE_SET; /* * MPC_OUT_DENORM_CONTROL_MPC_OUT_DENORM_MODE enum */ MPC_OUT_DENORM_CONTROL_MPC_OUT_DENORM_MODE; /******************************************************* * MPC_OCSC Enums *******************************************************/ /* * MPC_OCSC_COEF_FORMAT enum */ MPC_OCSC_COEF_FORMAT; /* * MPC_OUT_CSC_MODE enum */ MPC_OUT_CSC_MODE; /******************************************************* * MPCC Enums *******************************************************/ /* * MPCC_CONTROL_MPCC_MODE enum */ MPCC_CONTROL_MPCC_MODE; /* * MPCC_CONTROL_MPCC_ALPHA_BLND_MODE enum */ MPCC_CONTROL_MPCC_ALPHA_BLND_MODE; /* * MPCC_CONTROL_MPCC_ALPHA_MULTIPLIED_MODE enum */ MPCC_CONTROL_MPCC_ALPHA_MULTIPLIED_MODE; /* * MPCC_CONTROL_MPCC_ACTIVE_OVERLAP_ONLY enum */ MPCC_CONTROL_MPCC_ACTIVE_OVERLAP_ONLY; /* * MPCC_SM_CONTROL_MPCC_SM_EN enum */ MPCC_SM_CONTROL_MPCC_SM_EN; /* * MPCC_SM_CONTROL_MPCC_SM_MODE enum */ MPCC_SM_CONTROL_MPCC_SM_MODE; /* * MPCC_SM_CONTROL_MPCC_SM_FRAME_ALT enum */ MPCC_SM_CONTROL_MPCC_SM_FRAME_ALT; /* * MPCC_SM_CONTROL_MPCC_SM_FIELD_ALT enum */ MPCC_SM_CONTROL_MPCC_SM_FIELD_ALT; /* * MPCC_SM_CONTROL_MPCC_SM_FORCE_NEXT_FRAME_POL enum */ MPCC_SM_CONTROL_MPCC_SM_FORCE_NEXT_FRAME_POL; /* * MPCC_SM_CONTROL_MPCC_SM_FORCE_NEXT_TOP_POL enum */ MPCC_SM_CONTROL_MPCC_SM_FORCE_NEXT_TOP_POL; /* * MPCC_STALL_STATUS_MPCC_STALL_INT_ACK enum */ MPCC_STALL_STATUS_MPCC_STALL_INT_ACK; /* * MPCC_STALL_STATUS_MPCC_STALL_INT_MASK enum */ MPCC_STALL_STATUS_MPCC_STALL_INT_MASK; /* * MPCC_BG_COLOR_BPC enum */ MPCC_BG_COLOR_BPC; /* * MPCC_CONTROL_MPCC_BOT_GAIN_MODE enum */ MPCC_CONTROL_MPCC_BOT_GAIN_MODE; /******************************************************* * MPCC_OGAM Enums *******************************************************/ /* * MPCC_OGAM_LUT_RAM_CONTROL_MPCC_OGAM_LUT_RAM_SEL enum */ MPCC_OGAM_LUT_RAM_CONTROL_MPCC_OGAM_LUT_RAM_SEL; /* * MPCC_OGAM_MODE_MPCC_OGAM_MODE enum */ MPCC_OGAM_MODE_MPCC_OGAM_MODE; /******************************************************* * DPG Enums *******************************************************/ /* * ENUM_DPG_EN enum */ ENUM_DPG_EN; /* * ENUM_DPG_MODE enum */ ENUM_DPG_MODE; /* * ENUM_DPG_DYNAMIC_RANGE enum */ ENUM_DPG_DYNAMIC_RANGE; /* * ENUM_DPG_BIT_DEPTH enum */ ENUM_DPG_BIT_DEPTH; /* * ENUM_DPG_FIELD_POLARITY enum */ ENUM_DPG_FIELD_POLARITY; /******************************************************* * FMT Enums *******************************************************/ /* * FMT_CONTROL_PIXEL_ENCODING enum */ FMT_CONTROL_PIXEL_ENCODING; /* * FMT_CONTROL_SUBSAMPLING_MODE enum */ FMT_CONTROL_SUBSAMPLING_MODE; /* * FMT_CONTROL_SUBSAMPLING_ORDER enum */ FMT_CONTROL_SUBSAMPLING_ORDER; /* * FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS enum */ FMT_CONTROL_CBCR_BIT_REDUCTION_BYPASS; /* * FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE enum */ FMT_BIT_DEPTH_CONTROL_TRUNCATE_MODE; /* * FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH enum */ FMT_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH; /* * FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH enum */ FMT_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH; /* * FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH enum */ FMT_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH; /* * FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL enum */ FMT_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL; /* * FMT_BIT_DEPTH_CONTROL_25FRC_SEL enum */ FMT_BIT_DEPTH_CONTROL_25FRC_SEL; /* * FMT_BIT_DEPTH_CONTROL_50FRC_SEL enum */ FMT_BIT_DEPTH_CONTROL_50FRC_SEL; /* * FMT_BIT_DEPTH_CONTROL_75FRC_SEL enum */ FMT_BIT_DEPTH_CONTROL_75FRC_SEL; /* * FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0 enum */ FMT_TEMPORAL_DITHER_PATTERN_CONTROL_RGB1_BGR0; /* * FMT_CLAMP_CNTL_COLOR_FORMAT enum */ FMT_CLAMP_CNTL_COLOR_FORMAT; /* * FMT_SPATIAL_DITHER_MODE enum */ FMT_SPATIAL_DITHER_MODE; /* * FMT_DYNAMIC_EXP_MODE enum */ FMT_DYNAMIC_EXP_MODE; /* * FMTMEM_PWR_FORCE_CTRL enum */ FMTMEM_PWR_FORCE_CTRL; /* * FMTMEM_PWR_DIS_CTRL enum */ FMTMEM_PWR_DIS_CTRL; /* * FMT_POWER_STATE_ENUM enum */ FMT_POWER_STATE_ENUM; /* * FMT_STEREOSYNC_OVERRIDE_CONTROL enum */ FMT_STEREOSYNC_OVERRIDE_CONTROL; /* * FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP_CONTROL enum */ FMT_SPATIAL_DITHER_FRAME_COUNTER_BIT_SWAP_CONTROL; /* * FMT_FRAME_RANDOM_ENABLE_CONTROL enum */ FMT_FRAME_RANDOM_ENABLE_CONTROL; /* * FMT_RGB_RANDOM_ENABLE_CONTROL enum */ FMT_RGB_RANDOM_ENABLE_CONTROL; /* * ENUM_FMT_PTI_FIELD_POLARITY enum */ ENUM_FMT_PTI_FIELD_POLARITY; /******************************************************* * OPP_PIPE Enums *******************************************************/ /* * OPP_PIPE_CLOCK_ENABLE_CONTROL enum */ OPP_PIPE_CLOCK_ENABLE_CONTROL; /* * OPP_PIPE_DIGTIAL_BYPASS_CONTROL enum */ OPP_PIPE_DIGTIAL_BYPASS_CONTROL; /******************************************************* * OPP_PIPE_CRC Enums *******************************************************/ /* * OPP_PIPE_CRC_EN enum */ OPP_PIPE_CRC_EN; /* * OPP_PIPE_CRC_CONT_EN enum */ OPP_PIPE_CRC_CONT_EN; /* * OPP_PIPE_CRC_STEREO_MODE enum */ OPP_PIPE_CRC_STEREO_MODE; /* * OPP_PIPE_CRC_STEREO_EN enum */ OPP_PIPE_CRC_STEREO_EN; /* * OPP_PIPE_CRC_INTERLACE_MODE enum */ OPP_PIPE_CRC_INTERLACE_MODE; /* * OPP_PIPE_CRC_INTERLACE_EN enum */ OPP_PIPE_CRC_INTERLACE_EN; /* * OPP_PIPE_CRC_PIXEL_SELECT enum */ OPP_PIPE_CRC_PIXEL_SELECT; /* * OPP_PIPE_CRC_SOURCE_SELECT enum */ OPP_PIPE_CRC_SOURCE_SELECT; /* * OPP_PIPE_CRC_ONE_SHOT_PENDING enum */ OPP_PIPE_CRC_ONE_SHOT_PENDING; /******************************************************* * OPP_TOP Enums *******************************************************/ /* * OPP_TOP_CLOCK_GATING_CONTROL enum */ OPP_TOP_CLOCK_GATING_CONTROL; /* * OPP_TOP_CLOCK_ENABLE_STATUS enum */ OPP_TOP_CLOCK_ENABLE_STATUS; /* * OPP_TEST_CLK_SEL_CONTROL enum */ OPP_TEST_CLK_SEL_CONTROL; /******************************************************* * OTG Enums *******************************************************/ /* * OTG_CONTROL_OTG_START_POINT_CNTL enum */ OTG_CONTROL_OTG_START_POINT_CNTL; /* * OTG_CONTROL_OTG_FIELD_NUMBER_CNTL enum */ OTG_CONTROL_OTG_FIELD_NUMBER_CNTL; /* * OTG_CONTROL_OTG_DISABLE_POINT_CNTL enum */ OTG_CONTROL_OTG_DISABLE_POINT_CNTL; /* * OTG_CONTROL_OTG_FIELD_NUMBER_POLARITY enum */ OTG_CONTROL_OTG_FIELD_NUMBER_POLARITY; /* * OTG_CONTROL_OTG_DISP_READ_REQUEST_DISABLE enum */ OTG_CONTROL_OTG_DISP_READ_REQUEST_DISABLE; /* * OTG_CONTROL_OTG_SOF_PULL_EN enum */ OTG_CONTROL_OTG_SOF_PULL_EN; /* * OTG_V_TOTAL_CONTROL_OTG_V_TOTAL_MAX_SEL enum */ OTG_V_TOTAL_CONTROL_OTG_V_TOTAL_MAX_SEL; /* * OTG_V_TOTAL_CONTROL_OTG_V_TOTAL_MIN_SEL enum */ OTG_V_TOTAL_CONTROL_OTG_V_TOTAL_MIN_SEL; /* * OTG_V_TOTAL_CONTROL_OTG_SET_V_TOTAL_MIN_MASK_EN enum */ OTG_V_TOTAL_CONTROL_OTG_SET_V_TOTAL_MIN_MASK_EN; /* * OTG_V_TOTAL_CONTROL_OTG_FORCE_LOCK_TO_MASTER_VSYNC enum */ OTG_V_TOTAL_CONTROL_OTG_FORCE_LOCK_TO_MASTER_VSYNC; /* * OTG_V_TOTAL_CONTROL_OTG_FORCE_LOCK_ON_EVENT enum */ OTG_V_TOTAL_CONTROL_OTG_FORCE_LOCK_ON_EVENT; /* * OTG_V_TOTAL_CONTROL_OTG_DRR_EVENT_ACTIVE_PERIOD enum */ OTG_V_TOTAL_CONTROL_OTG_DRR_EVENT_ACTIVE_PERIOD; /* * OTG_V_TOTAL_INT_STATUS_OTG_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK enum */ OTG_V_TOTAL_INT_STATUS_OTG_SET_V_TOTAL_MIN_EVENT_OCCURED_ACK; /* * OTG_VSYNC_NOM_INT_STATUS_OTG_VSYNC_NOM_INT_CLEAR enum */ OTG_VSYNC_NOM_INT_STATUS_OTG_VSYNC_NOM_INT_CLEAR; /* * OTG_DTMTEST_CNTL_OTG_DTMTEST_OTG_EN enum */ OTG_DTMTEST_CNTL_OTG_DTMTEST_OTG_EN; /* * OTG_TRIGA_CNTL_OTG_TRIGA_SOURCE_SELECT enum */ OTG_TRIGA_CNTL_OTG_TRIGA_SOURCE_SELECT; /* * OTG_TRIGA_CNTL_OTG_TRIGA_POLARITY_SELECT enum */ OTG_TRIGA_CNTL_OTG_TRIGA_POLARITY_SELECT; /* * OTG_TRIGB_CNTL_OTG_TRIGB_SOURCE_SELECT enum */ OTG_TRIGB_CNTL_OTG_TRIGB_SOURCE_SELECT; /* * OTG_TRIGB_CNTL_OTG_TRIGB_SOURCE_PIPE_SELECT enum */ OTG_TRIGB_CNTL_OTG_TRIGB_SOURCE_PIPE_SELECT; /* * OTG_TRIGB_CNTL_OTG_TRIGB_POLARITY_SELECT enum */ OTG_TRIGB_CNTL_OTG_TRIGB_POLARITY_SELECT; /* * OTG_TRIGA_CNTL_OTG_TRIGA_SOURCE_PIPE_SELECT enum */ OTG_TRIGA_CNTL_OTG_TRIGA_SOURCE_PIPE_SELECT; /* * OTG_TRIGA_CNTL_OTG_TRIGA_RESYNC_BYPASS_EN enum */ OTG_TRIGA_CNTL_OTG_TRIGA_RESYNC_BYPASS_EN; /* * OTG_TRIGA_CNTL_OTG_TRIGA_CLEAR enum */ OTG_TRIGA_CNTL_OTG_TRIGA_CLEAR; /* * OTG_TRIGB_CNTL_OTG_TRIGB_RESYNC_BYPASS_EN enum */ OTG_TRIGB_CNTL_OTG_TRIGB_RESYNC_BYPASS_EN; /* * OTG_TRIGB_CNTL_OTG_TRIGB_CLEAR enum */ OTG_TRIGB_CNTL_OTG_TRIGB_CLEAR; /* * OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_MODE enum */ OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_MODE; /* * OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_CHECK enum */ OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_CHECK; /* * OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_TRIG_SEL enum */ OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_TRIG_SEL; /* * OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_CLEAR enum */ OTG_FORCE_COUNT_NOW_CNTL_OTG_FORCE_COUNT_NOW_CLEAR; /* * OTG_FLOW_CONTROL_OTG_FLOW_CONTROL_SOURCE_SELECT enum */ OTG_FLOW_CONTROL_OTG_FLOW_CONTROL_SOURCE_SELECT; /* * OTG_FLOW_CONTROL_OTG_FLOW_CONTROL_POLARITY enum */ OTG_FLOW_CONTROL_OTG_FLOW_CONTROL_POLARITY; /* * OTG_FLOW_CONTROL_OTG_FLOW_CONTROL_GRANULARITY enum */ OTG_FLOW_CONTROL_OTG_FLOW_CONTROL_GRANULARITY; /* * OTG_STEREO_FORCE_NEXT_EYE_OTG_STEREO_FORCE_NEXT_EYE enum */ OTG_STEREO_FORCE_NEXT_EYE_OTG_STEREO_FORCE_NEXT_EYE; /* * OTG_CONTROL_OTG_MASTER_EN enum */ OTG_CONTROL_OTG_MASTER_EN; /* * OTG_BLANK_CONTROL_OTG_BLANK_DATA_EN enum */ OTG_BLANK_CONTROL_OTG_BLANK_DATA_EN; /* * OTG_BLANK_CONTROL_OTG_BLANK_DE_MODE enum */ OTG_BLANK_CONTROL_OTG_BLANK_DE_MODE; /* * OTG_INTERLACE_CONTROL_OTG_INTERLACE_ENABLE enum */ OTG_INTERLACE_CONTROL_OTG_INTERLACE_ENABLE; /* * OTG_INTERLACE_CONTROL_OTG_INTERLACE_FORCE_NEXT_FIELD enum */ OTG_INTERLACE_CONTROL_OTG_INTERLACE_FORCE_NEXT_FIELD; /* * OTG_FIELD_INDICATION_CONTROL_OTG_FIELD_INDICATION_OUTPUT_POLARITY enum */ OTG_FIELD_INDICATION_CONTROL_OTG_FIELD_INDICATION_OUTPUT_POLARITY; /* * OTG_FIELD_INDICATION_CONTROL_OTG_FIELD_ALIGNMENT enum */ OTG_FIELD_INDICATION_CONTROL_OTG_FIELD_ALIGNMENT; /* * OTG_COUNT_CONTROL_OTG_HORZ_COUNT_BY2_EN enum */ OTG_COUNT_CONTROL_OTG_HORZ_COUNT_BY2_EN; /* * OTG_MANUAL_FORCE_VSYNC_NEXT_LINE_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE enum */ OTG_MANUAL_FORCE_VSYNC_NEXT_LINE_OTG_MANUAL_FORCE_VSYNC_NEXT_LINE; /* * OTG_VERT_SYNC_CONTROL_OTG_FORCE_VSYNC_NEXT_LINE_CLEAR enum */ OTG_VERT_SYNC_CONTROL_OTG_FORCE_VSYNC_NEXT_LINE_CLEAR; /* * OTG_VERT_SYNC_CONTROL_OTG_AUTO_FORCE_VSYNC_MODE enum */ OTG_VERT_SYNC_CONTROL_OTG_AUTO_FORCE_VSYNC_MODE; /* * OTG_STEREO_CONTROL_OTG_STEREO_SYNC_OUTPUT_POLARITY enum */ OTG_STEREO_CONTROL_OTG_STEREO_SYNC_OUTPUT_POLARITY; /* * OTG_STEREO_CONTROL_OTG_STEREO_EYE_FLAG_POLARITY enum */ OTG_STEREO_CONTROL_OTG_STEREO_EYE_FLAG_POLARITY; /* * OTG_STEREO_CONTROL_OTG_STEREO_EN enum */ OTG_STEREO_CONTROL_OTG_STEREO_EN; /* * OTG_SNAPSHOT_STATUS_OTG_SNAPSHOT_CLEAR enum */ OTG_SNAPSHOT_STATUS_OTG_SNAPSHOT_CLEAR; /* * OTG_SNAPSHOT_CONTROL_OTG_AUTO_SNAPSHOT_TRIG_SEL enum */ OTG_SNAPSHOT_CONTROL_OTG_AUTO_SNAPSHOT_TRIG_SEL; /* * OTG_START_LINE_CONTROL_OTG_PROGRESSIVE_START_LINE_EARLY enum */ OTG_START_LINE_CONTROL_OTG_PROGRESSIVE_START_LINE_EARLY; /* * OTG_START_LINE_CONTROL_OTG_INTERLACE_START_LINE_EARLY enum */ OTG_START_LINE_CONTROL_OTG_INTERLACE_START_LINE_EARLY; /* * OTG_START_LINE_CONTROL_OTG_LEGACY_REQUESTOR_EN enum */ OTG_START_LINE_CONTROL_OTG_LEGACY_REQUESTOR_EN; /* * OTG_START_LINE_CONTROL_OTG_PREFETCH_EN enum */ OTG_START_LINE_CONTROL_OTG_PREFETCH_EN; /* * OTG_INTERRUPT_CONTROL_OTG_SNAPSHOT_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_SNAPSHOT_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_SNAPSHOT_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_SNAPSHOT_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_V_UPDATE_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_V_UPDATE_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_V_UPDATE_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_V_UPDATE_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_FORCE_COUNT_NOW_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_FORCE_COUNT_NOW_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_FORCE_COUNT_NOW_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_FORCE_COUNT_NOW_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_FORCE_VSYNC_NEXT_LINE_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_FORCE_VSYNC_NEXT_LINE_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_FORCE_VSYNC_NEXT_LINE_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_FORCE_VSYNC_NEXT_LINE_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_TRIGA_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_TRIGA_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_TRIGA_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_TRIGA_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_TRIGB_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_TRIGB_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_TRIGB_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_TRIGB_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_VSYNC_NOM_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_VSYNC_NOM_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_VSYNC_NOM_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_VSYNC_NOM_INT_TYPE; /* * OTG_INTERRUPT_CONTROL_OTG_GSL_VSYNC_GAP_INT_MSK enum */ OTG_INTERRUPT_CONTROL_OTG_GSL_VSYNC_GAP_INT_MSK; /* * OTG_INTERRUPT_CONTROL_OTG_GSL_VSYNC_GAP_INT_TYPE enum */ OTG_INTERRUPT_CONTROL_OTG_GSL_VSYNC_GAP_INT_TYPE; /* * OTG_UPDATE_LOCK_OTG_UPDATE_LOCK enum */ OTG_UPDATE_LOCK_OTG_UPDATE_LOCK; /* * OTG_DOUBLE_BUFFER_CONTROL_OTG_UPDATE_INSTANTLY enum */ OTG_DOUBLE_BUFFER_CONTROL_OTG_UPDATE_INSTANTLY; /* * OTG_DOUBLE_BUFFER_CONTROL_OTG_BLANK_DATA_DOUBLE_BUFFER_EN enum */ OTG_DOUBLE_BUFFER_CONTROL_OTG_BLANK_DATA_DOUBLE_BUFFER_EN; /* * OTG_DOUBLE_BUFFER_CONTROL_OTG_RANGE_TIMING_DBUF_UPDATE_MODE enum */ OTG_DOUBLE_BUFFER_CONTROL_OTG_RANGE_TIMING_DBUF_UPDATE_MODE; /* * OTG_VGA_PARAMETER_CAPTURE_MODE_OTG_VGA_PARAMETER_CAPTURE_MODE enum */ OTG_VGA_PARAMETER_CAPTURE_MODE_OTG_VGA_PARAMETER_CAPTURE_MODE; /* * MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK enum */ MASTER_UPDATE_LOCK_MASTER_UPDATE_LOCK; /* * OTG_DRR_CONTROL_OTG_DRR_AVERAGE_FRAME enum */ OTG_DRR_CONTROL_OTG_DRR_AVERAGE_FRAME; /* * MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK enum */ MASTER_UPDATE_LOCK_UNDERFLOW_UPDATE_LOCK; /* * MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE enum */ MASTER_UPDATE_MODE_MASTER_UPDATE_INTERLACED_MODE; /* * OTG_MVP_INBAND_CNTL_INSERT_OTG_MVP_INBAND_OUT_MODE enum */ OTG_MVP_INBAND_CNTL_INSERT_OTG_MVP_INBAND_OUT_MODE; /* * OTG_MVP_STATUS_OTG_FLIP_NOW_CLEAR enum */ OTG_MVP_STATUS_OTG_FLIP_NOW_CLEAR; /* * OTG_MVP_STATUS_OTG_AFR_HSYNC_SWITCH_DONE_CLEAR enum */ OTG_MVP_STATUS_OTG_AFR_HSYNC_SWITCH_DONE_CLEAR; /* * OTG_V_UPDATE_INT_STATUS_OTG_V_UPDATE_INT_CLEAR enum */ OTG_V_UPDATE_INT_STATUS_OTG_V_UPDATE_INT_CLEAR; /* * OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_OUTPUT_POLARITY enum */ OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_OUTPUT_POLARITY; /* * OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_INT_ENABLE enum */ OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_INT_ENABLE; /* * OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_CLEAR enum */ OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_CLEAR; /* * OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_INT_TYPE enum */ OTG_VERTICAL_INTERRUPT0_CONTROL_OTG_VERTICAL_INTERRUPT0_INT_TYPE; /* * OTG_VERTICAL_INTERRUPT1_CONTROL_OTG_VERTICAL_INTERRUPT1_CLEAR enum */ OTG_VERTICAL_INTERRUPT1_CONTROL_OTG_VERTICAL_INTERRUPT1_CLEAR; /* * OTG_VERTICAL_INTERRUPT1_CONTROL_OTG_VERTICAL_INTERRUPT1_INT_ENABLE enum */ OTG_VERTICAL_INTERRUPT1_CONTROL_OTG_VERTICAL_INTERRUPT1_INT_ENABLE; /* * OTG_VERTICAL_INTERRUPT1_CONTROL_OTG_VERTICAL_INTERRUPT1_INT_TYPE enum */ OTG_VERTICAL_INTERRUPT1_CONTROL_OTG_VERTICAL_INTERRUPT1_INT_TYPE; /* * OTG_VERTICAL_INTERRUPT2_CONTROL_OTG_VERTICAL_INTERRUPT2_CLEAR enum */ OTG_VERTICAL_INTERRUPT2_CONTROL_OTG_VERTICAL_INTERRUPT2_CLEAR; /* * OTG_VERTICAL_INTERRUPT2_CONTROL_OTG_VERTICAL_INTERRUPT2_INT_ENABLE enum */ OTG_VERTICAL_INTERRUPT2_CONTROL_OTG_VERTICAL_INTERRUPT2_INT_ENABLE; /* * OTG_VERTICAL_INTERRUPT2_CONTROL_OTG_VERTICAL_INTERRUPT2_INT_TYPE enum */ OTG_VERTICAL_INTERRUPT2_CONTROL_OTG_VERTICAL_INTERRUPT2_INT_TYPE; /* * OTG_CRC_CNTL_OTG_CRC_EN enum */ OTG_CRC_CNTL_OTG_CRC_EN; /* * OTG_CRC_CNTL_OTG_CRC_CONT_EN enum */ OTG_CRC_CNTL_OTG_CRC_CONT_EN; /* * OTG_CRC_CNTL_OTG_CRC_STEREO_MODE enum */ OTG_CRC_CNTL_OTG_CRC_STEREO_MODE; /* * OTG_CRC_CNTL_OTG_CRC_INTERLACE_MODE enum */ OTG_CRC_CNTL_OTG_CRC_INTERLACE_MODE; /* * OTG_CRC_CNTL_OTG_CRC_USE_NEW_AND_REPEATED_PIXELS enum */ OTG_CRC_CNTL_OTG_CRC_USE_NEW_AND_REPEATED_PIXELS; /* * OTG_CRC_CNTL_OTG_OTG_CRC0_SELECT enum */ OTG_CRC_CNTL_OTG_OTG_CRC0_SELECT; /* * OTG_CRC_CNTL_OTG_OTG_CRC1_SELECT enum */ OTG_CRC_CNTL_OTG_OTG_CRC1_SELECT; /* * OTG_CRC_CNTL2_OTG_CRC_DSC_MODE enum */ OTG_CRC_CNTL2_OTG_CRC_DSC_MODE; /* * OTG_CRC_CNTL2_OTG_CRC_DATA_STREAM_COMBINE_MODE enum */ OTG_CRC_CNTL2_OTG_CRC_DATA_STREAM_COMBINE_MODE; /* * OTG_CRC_CNTL2_OTG_CRC_DATA_STREAM_SPLIT_MODE enum */ OTG_CRC_CNTL2_OTG_CRC_DATA_STREAM_SPLIT_MODE; /* * OTG_CRC_CNTL2_OTG_CRC_DATA_FORMAT enum */ OTG_CRC_CNTL2_OTG_CRC_DATA_FORMAT; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_ENABLE enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_ENABLE; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_HCOUNT_MODE_ENABLE; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_JITTER_FILTERING_ENABLE; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_JITTER_FILTERING_WINDOW; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_WINDOW_ENABLE enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_WINDOW_ENABLE; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_WINDOW_UPDATE enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_WINDOW_UPDATE; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_VSYNC_POLARITY enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_VSYNC_POLARITY; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_HSYNC_POLARITY enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_HSYNC_POLARITY; /* * OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_INTERLACE_MODE enum */ OTG_EXT_TIMING_SYNC_CONTROL_OTG_EXT_TIMING_SYNC_INTERLACE_MODE; /* * OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_INT_ENABLE enum */ OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_INT_ENABLE; /* * OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_CLEAR enum */ OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_CLEAR; /* * OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_INT_TYPE enum */ OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_INT_TYPE; /* * OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_FRAME_COUNT enum */ OTG_EXT_TIMING_SYNC_LOSS_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_LOSS_FRAME_COUNT; /* * OTG_EXT_TIMING_SYNC_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_INT_ENABLE enum */ OTG_EXT_TIMING_SYNC_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_INT_ENABLE; /* * OTG_EXT_TIMING_SYNC_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_CLEAR enum */ OTG_EXT_TIMING_SYNC_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_CLEAR; /* * OTG_EXT_TIMING_SYNC_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_INT_TYPE enum */ OTG_EXT_TIMING_SYNC_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_INT_TYPE; /* * OTG_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE enum */ OTG_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_SIGNAL_INT_ENABLE; /* * OTG_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_SIGNAL_CLEAR enum */ OTG_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_SIGNAL_CLEAR; /* * OTG_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_SIGNAL_INT_TYPE enum */ OTG_EXT_TIMING_SYNC_SIGNAL_INTERRUPT_CONTROL_OTG_EXT_TIMING_SYNC_SIGNAL_INT_TYPE; /* * OTG_STATIC_SCREEN_CONTROL_OTG_CPU_SS_INT_ENABLE enum */ OTG_STATIC_SCREEN_CONTROL_OTG_CPU_SS_INT_ENABLE; /* * OTG_STATIC_SCREEN_CONTROL_OTG_CPU_SS_INT_CLEAR enum */ OTG_STATIC_SCREEN_CONTROL_OTG_CPU_SS_INT_CLEAR; /* * OTG_STATIC_SCREEN_CONTROL_OTG_CPU_SS_INT_TYPE enum */ OTG_STATIC_SCREEN_CONTROL_OTG_CPU_SS_INT_TYPE; /* * OTG_STATIC_SCREEN_CONTROL_OTG_STATIC_SCREEN_OVERRIDE enum */ OTG_STATIC_SCREEN_CONTROL_OTG_STATIC_SCREEN_OVERRIDE; /* * OTG_STATIC_SCREEN_CONTROL_OTG_STATIC_SCREEN_OVERRIDE_VALUE enum */ OTG_STATIC_SCREEN_CONTROL_OTG_STATIC_SCREEN_OVERRIDE_VALUE; /* * OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_EN enum */ OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_EN; /* * OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_EN_DB enum */ OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_EN_DB; /* * OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_V_UPDATE_MODE enum */ OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_V_UPDATE_MODE; /* * OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_STEREO_SEL_OVR enum */ OTG_3D_STRUCTURE_CONTROL_OTG_3D_STRUCTURE_STEREO_SEL_OVR; /* * OTG_V_SYNC_A_POL enum */ OTG_V_SYNC_A_POL; /* * OTG_H_SYNC_A_POL enum */ OTG_H_SYNC_A_POL; /* * OTG_HORZ_REPETITION_COUNT enum */ OTG_HORZ_REPETITION_COUNT; /* * MASTER_UPDATE_LOCK_SEL enum */ MASTER_UPDATE_LOCK_SEL; /* * DRR_UPDATE_LOCK_SEL enum */ DRR_UPDATE_LOCK_SEL; /* * OTG_GLOBAL_CONTROL2_MANUAL_FLOW_CONTROL_SEL enum */ OTG_GLOBAL_CONTROL2_MANUAL_FLOW_CONTROL_SEL; /* * OTG_GLOBAL_CONTROL3_MASTER_UPDATE_LOCK_DB_FIELD enum */ OTG_GLOBAL_CONTROL3_MASTER_UPDATE_LOCK_DB_FIELD; /* * OTG_GLOBAL_CONTROL3_MASTER_UPDATE_LOCK_DB_STEREO_SEL enum */ OTG_GLOBAL_CONTROL3_MASTER_UPDATE_LOCK_DB_STEREO_SEL; /* * OTG_H_TIMING_DIV_BY2 enum */ OTG_H_TIMING_DIV_BY2; /* * OTG_H_TIMING_DIV_BY2_UPDATE_MODE enum */ OTG_H_TIMING_DIV_BY2_UPDATE_MODE; /* * OTG_TRIGA_RISING_EDGE_DETECT_CNTL enum */ OTG_TRIGA_RISING_EDGE_DETECT_CNTL; /* * OTG_TRIGA_FALLING_EDGE_DETECT_CNTL enum */ OTG_TRIGA_FALLING_EDGE_DETECT_CNTL; /* * OTG_TRIGA_FREQUENCY_SELECT enum */ OTG_TRIGA_FREQUENCY_SELECT; /* * OTG_TRIGB_RISING_EDGE_DETECT_CNTL enum */ OTG_TRIGB_RISING_EDGE_DETECT_CNTL; /* * OTG_TRIGB_FALLING_EDGE_DETECT_CNTL enum */ OTG_TRIGB_FALLING_EDGE_DETECT_CNTL; /* * OTG_TRIGB_FREQUENCY_SELECT enum */ OTG_TRIGB_FREQUENCY_SELECT; /* * OTG_PIPE_ABORT enum */ OTG_PIPE_ABORT; /* * OTG_MASTER_UPDATE_LOCK_GSL_EN enum */ OTG_MASTER_UPDATE_LOCK_GSL_EN; /* * OTG_PTI_CONTROL_OTG_PIT_EN enum */ OTG_PTI_CONTROL_OTG_PIT_EN; /* * OTG_GSL_MASTER_MODE enum */ OTG_GSL_MASTER_MODE; /******************************************************* * DMCUB Enums *******************************************************/ /* * DC_DMCUB_TIMER_WINDOW enum */ DC_DMCUB_TIMER_WINDOW; /* * DC_DMCUB_INT_TYPE enum */ DC_DMCUB_INT_TYPE; /******************************************************* * RBBMIF Enums *******************************************************/ /* * INVALID_REG_ACCESS_TYPE enum */ INVALID_REG_ACCESS_TYPE; /******************************************************* * IHC Enums *******************************************************/ /* * DMU_DC_GPU_TIMER_START_POSITION enum */ DMU_DC_GPU_TIMER_START_POSITION; /* * DMU_DC_GPU_TIMER_READ_SELECT enum */ DMU_DC_GPU_TIMER_READ_SELECT; /* * IHC_INTERRUPT_LINE_STATUS enum */ IHC_INTERRUPT_LINE_STATUS; /******************************************************* * DMU_MISC Enums *******************************************************/ /* * DMU_CLOCK_GATING_DISABLE enum */ DMU_CLOCK_GATING_DISABLE; /* * DMU_CLOCK_ON enum */ DMU_CLOCK_ON; /* * DC_SMU_INTERRUPT_ENABLE enum */ DC_SMU_INTERRUPT_ENABLE; /* * STATIC_SCREEN_SMU_INTR enum */ STATIC_SCREEN_SMU_INTR; /******************************************************* * DCCG Enums *******************************************************/ /* * ENABLE enum */ ENABLE; /* * DS_HW_CAL_ENABLE enum */ DS_HW_CAL_ENABLE; /* * ENABLE_CLOCK enum */ ENABLE_CLOCK; /* * CLEAR_SMU_INTR enum */ CLEAR_SMU_INTR; /* * JITTER_REMOVE_DISABLE enum */ JITTER_REMOVE_DISABLE; /* * DS_REF_SRC enum */ DS_REF_SRC; /* * DISABLE_CLOCK_GATING enum */ DISABLE_CLOCK_GATING; /* * DISABLE_CLOCK_GATING_IN_DCO enum */ DISABLE_CLOCK_GATING_IN_DCO; /* * DCCG_DEEP_COLOR_CNTL enum */ DCCG_DEEP_COLOR_CNTL; /* * REFCLK_CLOCK_EN enum */ REFCLK_CLOCK_EN; /* * REFCLK_SRC_SEL enum */ REFCLK_SRC_SEL; /* * DPREFCLK_SRC_SEL enum */ DPREFCLK_SRC_SEL; /* * XTAL_REF_SEL enum */ XTAL_REF_SEL; /* * XTAL_REF_CLOCK_SOURCE_SEL enum */ XTAL_REF_CLOCK_SOURCE_SEL; /* * MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL enum */ MICROSECOND_TIME_BASE_CLOCK_SOURCE_SEL; /* * ALLOW_SR_ON_TRANS_REQ enum */ ALLOW_SR_ON_TRANS_REQ; /* * MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL enum */ MILLISECOND_TIME_BASE_CLOCK_SOURCE_SEL; /* * PIPE_PIXEL_RATE_SOURCE enum */ PIPE_PIXEL_RATE_SOURCE; /* * TEST_CLK_DIV_SEL enum */ TEST_CLK_DIV_SEL; /* * PIPE_PHYPLL_PIXEL_RATE_SOURCE enum */ PIPE_PHYPLL_PIXEL_RATE_SOURCE; /* * PIPE_PIXEL_RATE_PLL_SOURCE enum */ PIPE_PIXEL_RATE_PLL_SOURCE; /* * DP_DTO_DS_DISABLE enum */ DP_DTO_DS_DISABLE; /* * OTG_ADD_PIXEL enum */ OTG_ADD_PIXEL; /* * OTG_DROP_PIXEL enum */ OTG_DROP_PIXEL; /* * SYMCLK_FE_FORCE_EN enum */ SYMCLK_FE_FORCE_EN; /* * SYMCLK_FE_FORCE_SRC enum */ SYMCLK_FE_FORCE_SRC; /* * DVOACLK_COARSE_SKEW_CNTL enum */ DVOACLK_COARSE_SKEW_CNTL; /* * DVOACLK_FINE_SKEW_CNTL enum */ DVOACLK_FINE_SKEW_CNTL; /* * DVOACLKD_IN_PHASE enum */ DVOACLKD_IN_PHASE; /* * DVOACLKC_IN_PHASE enum */ DVOACLKC_IN_PHASE; /* * DVOACLKC_MVP_IN_PHASE enum */ DVOACLKC_MVP_IN_PHASE; /* * DVOACLKC_MVP_SKEW_PHASE_OVERRIDE enum */ DVOACLKC_MVP_SKEW_PHASE_OVERRIDE; /* * DCCG_AUDIO_DTO0_SOURCE_SEL enum */ DCCG_AUDIO_DTO0_SOURCE_SEL; /* * DCCG_AUDIO_DTO_SEL enum */ DCCG_AUDIO_DTO_SEL; /* * DCCG_AUDIO_DTO2_SOURCE_SEL enum */ DCCG_AUDIO_DTO2_SOURCE_SEL; /* * DCCG_AUDIO_DTO_USE_512FBR_DTO enum */ DCCG_AUDIO_DTO_USE_512FBR_DTO; /* * DISPCLK_FREQ_RAMP_DONE enum */ DISPCLK_FREQ_RAMP_DONE; /* * DCCG_FIFO_ERRDET_RESET enum */ DCCG_FIFO_ERRDET_RESET; /* * DCCG_FIFO_ERRDET_STATE enum */ DCCG_FIFO_ERRDET_STATE; /* * DCCG_FIFO_ERRDET_OVR_EN enum */ DCCG_FIFO_ERRDET_OVR_EN; /* * DISPCLK_CHG_FWD_CORR_DISABLE enum */ DISPCLK_CHG_FWD_CORR_DISABLE; /* * DC_MEM_GLOBAL_PWR_REQ_DIS enum */ DC_MEM_GLOBAL_PWR_REQ_DIS; /* * DCCG_PERF_RUN enum */ DCCG_PERF_RUN; /* * DCCG_PERF_MODE_VSYNC enum */ DCCG_PERF_MODE_VSYNC; /* * DCCG_PERF_MODE_HSYNC enum */ DCCG_PERF_MODE_HSYNC; /* * DCCG_PERF_OTG_SELECT enum */ DCCG_PERF_OTG_SELECT; /* * CLOCK_BRANCH_SOFT_RESET enum */ CLOCK_BRANCH_SOFT_RESET; /* * PLL_CFG_IF_SOFT_RESET enum */ PLL_CFG_IF_SOFT_RESET; /* * DVO_ENABLE_RST enum */ DVO_ENABLE_RST; /* * DS_JITTER_COUNT_SRC_SEL enum */ DS_JITTER_COUNT_SRC_SEL; /* * DIO_FIFO_ERROR enum */ DIO_FIFO_ERROR; /* * VSYNC_CNT_REFCLK_SEL enum */ VSYNC_CNT_REFCLK_SEL; /* * VSYNC_CNT_RESET_SEL enum */ VSYNC_CNT_RESET_SEL; /* * VSYNC_CNT_LATCH_MASK enum */ VSYNC_CNT_LATCH_MASK; /******************************************************* * HPD Enums *******************************************************/ /* * HPD_INT_CONTROL_ACK enum */ HPD_INT_CONTROL_ACK; /* * HPD_INT_CONTROL_POLARITY enum */ HPD_INT_CONTROL_POLARITY; /* * HPD_INT_CONTROL_RX_INT_ACK enum */ HPD_INT_CONTROL_RX_INT_ACK; /******************************************************* * DP Enums *******************************************************/ /* * DP_MSO_NUM_OF_SST_LINKS enum */ DP_MSO_NUM_OF_SST_LINKS; /* * DP_SYNC_POLARITY enum */ DP_SYNC_POLARITY; /* * DP_COMBINE_PIXEL_NUM enum */ DP_COMBINE_PIXEL_NUM; /* * DP_LINK_TRAINING_COMPLETE enum */ DP_LINK_TRAINING_COMPLETE; /* * DP_EMBEDDED_PANEL_MODE enum */ DP_EMBEDDED_PANEL_MODE; /* * DP_PIXEL_ENCODING enum */ DP_PIXEL_ENCODING; /* * DP_COMPONENT_DEPTH enum */ DP_COMPONENT_DEPTH; /* * DP_UDI_LANES enum */ DP_UDI_LANES; /* * DP_VID_STREAM_DIS_DEFER enum */ DP_VID_STREAM_DIS_DEFER; /* * DP_STEER_OVERFLOW_ACK enum */ DP_STEER_OVERFLOW_ACK; /* * DP_STEER_OVERFLOW_MASK enum */ DP_STEER_OVERFLOW_MASK; /* * DP_TU_OVERFLOW_ACK enum */ DP_TU_OVERFLOW_ACK; /* * DP_VID_M_N_DOUBLE_BUFFER_MODE enum */ DP_VID_M_N_DOUBLE_BUFFER_MODE; /* * DP_VID_M_N_GEN_EN enum */ DP_VID_M_N_GEN_EN; /* * DP_VID_N_MUL enum */ DP_VID_N_MUL; /* * DP_VID_ENHANCED_FRAME_MODE enum */ DP_VID_ENHANCED_FRAME_MODE; /* * DP_VID_VBID_FIELD_POL enum */ DP_VID_VBID_FIELD_POL; /* * DP_VID_STREAM_DISABLE_ACK enum */ DP_VID_STREAM_DISABLE_ACK; /* * DP_VID_STREAM_DISABLE_MASK enum */ DP_VID_STREAM_DISABLE_MASK; /* * DPHY_ATEST_SEL_LANE0 enum */ DPHY_ATEST_SEL_LANE0; /* * DPHY_ATEST_SEL_LANE1 enum */ DPHY_ATEST_SEL_LANE1; /* * DPHY_ATEST_SEL_LANE2 enum */ DPHY_ATEST_SEL_LANE2; /* * DPHY_ATEST_SEL_LANE3 enum */ DPHY_ATEST_SEL_LANE3; /* * DPHY_BYPASS enum */ DPHY_BYPASS; /* * DPHY_SKEW_BYPASS enum */ DPHY_SKEW_BYPASS; /* * DPHY_TRAINING_PATTERN_SEL enum */ DPHY_TRAINING_PATTERN_SEL; /* * DPHY_8B10B_RESET enum */ DPHY_8B10B_RESET; /* * DP_DPHY_8B10B_EXT_DISP enum */ DP_DPHY_8B10B_EXT_DISP; /* * DPHY_8B10B_CUR_DISP enum */ DPHY_8B10B_CUR_DISP; /* * DPHY_PRBS_EN enum */ DPHY_PRBS_EN; /* * DPHY_PRBS_SEL enum */ DPHY_PRBS_SEL; /* * DPHY_FEC_ENABLE enum */ DPHY_FEC_ENABLE; /* * FEC_ACTIVE_STATUS enum */ FEC_ACTIVE_STATUS; /* * DPHY_FEC_READY enum */ DPHY_FEC_READY; /* * DPHY_LOAD_BS_COUNT_START enum */ DPHY_LOAD_BS_COUNT_START; /* * DPHY_CRC_EN enum */ DPHY_CRC_EN; /* * DPHY_CRC_CONT_EN enum */ DPHY_CRC_CONT_EN; /* * DPHY_CRC_FIELD enum */ DPHY_CRC_FIELD; /* * DPHY_CRC_SEL enum */ DPHY_CRC_SEL; /* * DPHY_RX_FAST_TRAINING_CAPABLE enum */ DPHY_RX_FAST_TRAINING_CAPABLE; /* * DP_SEC_COLLISION_ACK enum */ DP_SEC_COLLISION_ACK; /* * DP_SEC_AUDIO_MUTE enum */ DP_SEC_AUDIO_MUTE; /* * DP_SEC_TIMESTAMP_MODE enum */ DP_SEC_TIMESTAMP_MODE; /* * DP_SEC_ASP_PRIORITY enum */ DP_SEC_ASP_PRIORITY; /* * DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE enum */ DP_SEC_ASP_CHANNEL_COUNT_OVERRIDE; /* * DP_MSE_SAT_UPDATE_ACT enum */ DP_MSE_SAT_UPDATE_ACT; /* * DP_MSE_LINK_LINE enum */ DP_MSE_LINK_LINE; /* * DP_MSE_BLANK_CODE enum */ DP_MSE_BLANK_CODE; /* * DP_MSE_TIMESTAMP_MODE enum */ DP_MSE_TIMESTAMP_MODE; /* * DP_MSE_ZERO_ENCODER enum */ DP_MSE_ZERO_ENCODER; /* * DP_DPHY_HBR2_PATTERN_CONTROL_MODE enum */ DP_DPHY_HBR2_PATTERN_CONTROL_MODE; /* * DPHY_CRC_MST_PHASE_ERROR_ACK enum */ DPHY_CRC_MST_PHASE_ERROR_ACK; /* * DPHY_SW_FAST_TRAINING_START enum */ DPHY_SW_FAST_TRAINING_START; /* * DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN enum */ DP_DPHY_FAST_TRAINING_VBLANK_EDGE_DETECT_EN; /* * DP_DPHY_FAST_TRAINING_COMPLETE_MASK enum */ DP_DPHY_FAST_TRAINING_COMPLETE_MASK; /* * DP_DPHY_FAST_TRAINING_COMPLETE_ACK enum */ DP_DPHY_FAST_TRAINING_COMPLETE_ACK; /* * DP_MSA_V_TIMING_OVERRIDE_EN enum */ DP_MSA_V_TIMING_OVERRIDE_EN; /* * DP_SEC_GSP0_PRIORITY enum */ DP_SEC_GSP0_PRIORITY; /* * DP_SEC_GSP_SEND enum */ DP_SEC_GSP_SEND; /* * DP_SEC_GSP_SEND_ANY_LINE enum */ DP_SEC_GSP_SEND_ANY_LINE; /* * DP_SEC_LINE_REFERENCE enum */ DP_SEC_LINE_REFERENCE; /* * DP_SEC_GSP_SEND_PPS enum */ DP_SEC_GSP_SEND_PPS; /* * DP_ML_PHY_SEQ_MODE enum */ DP_ML_PHY_SEQ_MODE; /* * DP_LINK_TRAINING_SWITCH_MODE enum */ DP_LINK_TRAINING_SWITCH_MODE; /* * DP_DSC_MODE enum */ DP_DSC_MODE; /******************************************************* * DIG Enums *******************************************************/ /* * HDMI_KEEPOUT_MODE enum */ HDMI_KEEPOUT_MODE; /* * HDMI_CLOCK_CHANNEL_RATE enum */ HDMI_CLOCK_CHANNEL_RATE; /* * HDMI_NO_EXTRA_NULL_PACKET_FILLED enum */ HDMI_NO_EXTRA_NULL_PACKET_FILLED; /* * HDMI_PACKET_GEN_VERSION enum */ HDMI_PACKET_GEN_VERSION; /* * HDMI_ERROR_ACK enum */ HDMI_ERROR_ACK; /* * HDMI_ERROR_MASK enum */ HDMI_ERROR_MASK; /* * HDMI_DEEP_COLOR_DEPTH enum */ HDMI_DEEP_COLOR_DEPTH; /* * HDMI_AUDIO_DELAY_EN enum */ HDMI_AUDIO_DELAY_EN; /* * HDMI_AUDIO_SEND_MAX_PACKETS enum */ HDMI_AUDIO_SEND_MAX_PACKETS; /* * HDMI_ACR_SEND enum */ HDMI_ACR_SEND; /* * HDMI_ACR_CONT enum */ HDMI_ACR_CONT; /* * HDMI_ACR_SELECT enum */ HDMI_ACR_SELECT; /* * HDMI_ACR_SOURCE enum */ HDMI_ACR_SOURCE; /* * HDMI_ACR_N_MULTIPLE enum */ HDMI_ACR_N_MULTIPLE; /* * HDMI_ACR_AUDIO_PRIORITY enum */ HDMI_ACR_AUDIO_PRIORITY; /* * HDMI_NULL_SEND enum */ HDMI_NULL_SEND; /* * HDMI_GC_SEND enum */ HDMI_GC_SEND; /* * HDMI_GC_CONT enum */ HDMI_GC_CONT; /* * HDMI_ISRC_SEND enum */ HDMI_ISRC_SEND; /* * HDMI_ISRC_CONT enum */ HDMI_ISRC_CONT; /* * HDMI_AUDIO_INFO_SEND enum */ HDMI_AUDIO_INFO_SEND; /* * HDMI_AUDIO_INFO_CONT enum */ HDMI_AUDIO_INFO_CONT; /* * HDMI_MPEG_INFO_SEND enum */ HDMI_MPEG_INFO_SEND; /* * HDMI_MPEG_INFO_CONT enum */ HDMI_MPEG_INFO_CONT; /* * HDMI_GENERIC_SEND enum */ HDMI_GENERIC_SEND; /* * HDMI_GENERIC_CONT enum */ HDMI_GENERIC_CONT; /* * HDMI_GC_AVMUTE_CONT enum */ HDMI_GC_AVMUTE_CONT; /* * HDMI_PACKING_PHASE_OVERRIDE enum */ HDMI_PACKING_PHASE_OVERRIDE; /* * TMDS_PIXEL_ENCODING enum */ TMDS_PIXEL_ENCODING; /* * TMDS_COLOR_FORMAT enum */ TMDS_COLOR_FORMAT; /* * TMDS_STEREOSYNC_CTL_SEL_REG enum */ TMDS_STEREOSYNC_CTL_SEL_REG; /* * TMDS_CTL0_DATA_SEL enum */ TMDS_CTL0_DATA_SEL; /* * TMDS_CTL0_DATA_INVERT enum */ TMDS_CTL0_DATA_INVERT; /* * TMDS_CTL0_DATA_MODULATION enum */ TMDS_CTL0_DATA_MODULATION; /* * TMDS_CTL0_PATTERN_OUT_EN enum */ TMDS_CTL0_PATTERN_OUT_EN; /* * TMDS_CTL1_DATA_SEL enum */ TMDS_CTL1_DATA_SEL; /* * TMDS_CTL1_DATA_INVERT enum */ TMDS_CTL1_DATA_INVERT; /* * TMDS_CTL1_DATA_MODULATION enum */ TMDS_CTL1_DATA_MODULATION; /* * TMDS_CTL1_PATTERN_OUT_EN enum */ TMDS_CTL1_PATTERN_OUT_EN; /* * TMDS_CTL2_DATA_SEL enum */ TMDS_CTL2_DATA_SEL; /* * TMDS_CTL2_DATA_INVERT enum */ TMDS_CTL2_DATA_INVERT; /* * TMDS_CTL2_DATA_MODULATION enum */ TMDS_CTL2_DATA_MODULATION; /* * TMDS_CTL2_PATTERN_OUT_EN enum */ TMDS_CTL2_PATTERN_OUT_EN; /* * TMDS_CTL3_DATA_INVERT enum */ TMDS_CTL3_DATA_INVERT; /* * TMDS_CTL3_DATA_MODULATION enum */ TMDS_CTL3_DATA_MODULATION; /* * TMDS_CTL3_PATTERN_OUT_EN enum */ TMDS_CTL3_PATTERN_OUT_EN; /* * TMDS_CTL3_DATA_SEL enum */ TMDS_CTL3_DATA_SEL; /* * DIG_FE_CNTL_SOURCE_SELECT enum */ DIG_FE_CNTL_SOURCE_SELECT; /* * DIG_FE_CNTL_STEREOSYNC_SELECT enum */ DIG_FE_CNTL_STEREOSYNC_SELECT; /* * DIG_FIFO_READ_CLOCK_SRC enum */ DIG_FIFO_READ_CLOCK_SRC; /* * DIG_OUTPUT_CRC_CNTL_LINK_SEL enum */ DIG_OUTPUT_CRC_CNTL_LINK_SEL; /* * DIG_OUTPUT_CRC_DATA_SEL enum */ DIG_OUTPUT_CRC_DATA_SEL; /* * DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN enum */ DIG_TEST_PATTERN_TEST_PATTERN_OUT_EN; /* * DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL enum */ DIG_TEST_PATTERN_HALF_CLOCK_PATTERN_SEL; /* * DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN enum */ DIG_TEST_PATTERN_RANDOM_PATTERN_OUT_EN; /* * DIG_TEST_PATTERN_RANDOM_PATTERN_RESET enum */ DIG_TEST_PATTERN_RANDOM_PATTERN_RESET; /* * DIG_TEST_PATTERN_EXTERNAL_RESET_EN enum */ DIG_TEST_PATTERN_EXTERNAL_RESET_EN; /* * DIG_RANDOM_PATTERN_SEED_RAN_PAT enum */ DIG_RANDOM_PATTERN_SEED_RAN_PAT; /* * DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL enum */ DIG_FIFO_STATUS_USE_OVERWRITE_LEVEL; /* * DIG_FIFO_ERROR_ACK enum */ DIG_FIFO_ERROR_ACK; /* * DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE enum */ DIG_FIFO_STATUS_FORCE_RECAL_AVERAGE; /* * DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX enum */ DIG_FIFO_STATUS_FORCE_RECOMP_MINMAX; /* * AFMT_INTERRUPT_STATUS_CHG_MASK enum */ AFMT_INTERRUPT_STATUS_CHG_MASK; /* * HDMI_GC_AVMUTE enum */ HDMI_GC_AVMUTE; /* * HDMI_DEFAULT_PAHSE enum */ HDMI_DEFAULT_PAHSE; /* * AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD enum */ AFMT_AUDIO_PACKET_CONTROL2_AUDIO_LAYOUT_OVRD; /* * AUDIO_LAYOUT_SELECT enum */ AUDIO_LAYOUT_SELECT; /* * AFMT_AUDIO_CRC_CONTROL_CONT enum */ AFMT_AUDIO_CRC_CONTROL_CONT; /* * AFMT_AUDIO_CRC_CONTROL_SOURCE enum */ AFMT_AUDIO_CRC_CONTROL_SOURCE; /* * AFMT_AUDIO_CRC_CONTROL_CH_SEL enum */ AFMT_AUDIO_CRC_CONTROL_CH_SEL; /* * AFMT_RAMP_CONTROL0_SIGN enum */ AFMT_RAMP_CONTROL0_SIGN; /* * AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND enum */ AFMT_AUDIO_PACKET_CONTROL_AUDIO_SAMPLE_SEND; /* * AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS enum */ AFMT_AUDIO_PACKET_CONTROL_RESET_FIFO_WHEN_AUDIO_DIS; /* * AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE enum */ AFMT_INFOFRAME_CONTROL0_AUDIO_INFO_SOURCE; /* * AFMT_AUDIO_SRC_CONTROL_SELECT enum */ AFMT_AUDIO_SRC_CONTROL_SELECT; /* * DIG_BE_CNTL_MODE enum */ DIG_BE_CNTL_MODE; /* * DIG_BE_CNTL_HPD_SELECT enum */ DIG_BE_CNTL_HPD_SELECT; /* * LVTMA_RANDOM_PATTERN_SEED_RAN_PAT enum */ LVTMA_RANDOM_PATTERN_SEED_RAN_PAT; /* * TMDS_SYNC_PHASE enum */ TMDS_SYNC_PHASE; /* * TMDS_DATA_SYNCHRONIZATION_DSINTSEL enum */ TMDS_DATA_SYNCHRONIZATION_DSINTSEL; /* * TMDS_TRANSMITTER_ENABLE_HPD_MASK enum */ TMDS_TRANSMITTER_ENABLE_HPD_MASK; /* * TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK enum */ TMDS_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK; /* * TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK enum */ TMDS_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK; /* * TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK enum */ TMDS_TRANSMITTER_CONTROL_PLL_ENABLE_HPD_MASK; /* * TMDS_TRANSMITTER_CONTROL_IDSCKSELA enum */ TMDS_TRANSMITTER_CONTROL_IDSCKSELA; /* * TMDS_TRANSMITTER_CONTROL_IDSCKSELB enum */ TMDS_TRANSMITTER_CONTROL_IDSCKSELB; /* * TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN enum */ TMDS_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN; /* * TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK enum */ TMDS_TRANSMITTER_CONTROL_PLL_RESET_HPD_MASK; /* * TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS enum */ TMDS_TRANSMITTER_CONTROL_TMCLK_FROM_PADS; /* * TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS enum */ TMDS_TRANSMITTER_CONTROL_TDCLK_FROM_PADS; /* * TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN enum */ TMDS_TRANSMITTER_CONTROL_PLLSEL_OVERWRITE_EN; /* * TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA enum */ TMDS_TRANSMITTER_CONTROL_BYPASS_PLLA; /* * TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB enum */ TMDS_TRANSMITTER_CONTROL_BYPASS_PLLB; /* * TMDS_REG_TEST_OUTPUTA_CNTLA enum */ TMDS_REG_TEST_OUTPUTA_CNTLA; /* * TMDS_REG_TEST_OUTPUTB_CNTLB enum */ TMDS_REG_TEST_OUTPUTB_CNTLB; /* * AFMT_VBI_GSP_INDEX enum */ AFMT_VBI_GSP_INDEX; /* * DIG_DIGITAL_BYPASS_SEL enum */ DIG_DIGITAL_BYPASS_SEL; /* * DIG_INPUT_PIXEL_SEL enum */ DIG_INPUT_PIXEL_SEL; /* * DOLBY_VISION_ENABLE enum */ DOLBY_VISION_ENABLE; /* * METADATA_HUBP_SEL enum */ METADATA_HUBP_SEL; /* * METADATA_STREAM_TYPE_SEL enum */ METADATA_STREAM_TYPE_SEL; /* * HDMI_METADATA_ENABLE enum */ HDMI_METADATA_ENABLE; /* * HDMI_PACKET_LINE_REFERENCE enum */ HDMI_PACKET_LINE_REFERENCE; /******************************************************* * DP_AUX Enums *******************************************************/ /* * DP_AUX_CONTROL_HPD_SEL enum */ DP_AUX_CONTROL_HPD_SEL; /* * DP_AUX_CONTROL_TEST_MODE enum */ DP_AUX_CONTROL_TEST_MODE; /* * DP_AUX_SW_CONTROL_SW_GO enum */ DP_AUX_SW_CONTROL_SW_GO; /* * DP_AUX_SW_CONTROL_LS_READ_TRIG enum */ DP_AUX_SW_CONTROL_LS_READ_TRIG; /* * DP_AUX_ARB_CONTROL_ARB_PRIORITY enum */ DP_AUX_ARB_CONTROL_ARB_PRIORITY; /* * DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ enum */ DP_AUX_ARB_CONTROL_USE_AUX_REG_REQ; /* * DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG enum */ DP_AUX_ARB_CONTROL_DONE_USING_AUX_REG; /* * DP_AUX_INT_ACK enum */ DP_AUX_INT_ACK; /* * DP_AUX_LS_UPDATE_ACK enum */ DP_AUX_LS_UPDATE_ACK; /* * DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL enum */ DP_AUX_DPHY_TX_REF_CONTROL_TX_REF_SEL; /* * DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE enum */ DP_AUX_DPHY_TX_REF_CONTROL_TX_RATE; /* * DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY enum */ DP_AUX_DPHY_TX_CONTROL_MODE_DET_CHECK_DELAY; /* * DP_AUX_DPHY_RX_CONTROL_START_WINDOW enum */ DP_AUX_DPHY_RX_CONTROL_START_WINDOW; /* * DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW enum */ DP_AUX_DPHY_RX_CONTROL_RECEIVE_WINDOW; /* * DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN enum */ DP_AUX_DPHY_RX_CONTROL_HALF_SYM_DETECT_LEN; /* * DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT enum */ DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_PHASE_DETECT; /* * DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START enum */ DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_START; /* * DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP enum */ DP_AUX_DPHY_RX_CONTROL_ALLOW_BELOW_THRESHOLD_STOP; /* * DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN enum */ DP_AUX_DPHY_RX_CONTROL_PHASE_DETECT_LEN; /* * DP_AUX_RX_TIMEOUT_LEN_MUL enum */ DP_AUX_RX_TIMEOUT_LEN_MUL; /* * DP_AUX_TX_PRECHARGE_LEN_MUL enum */ DP_AUX_TX_PRECHARGE_LEN_MUL; /* * DP_AUX_DPHY_RX_DETECTION_THRESHOLD enum */ DP_AUX_DPHY_RX_DETECTION_THRESHOLD; /* * DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ enum */ DP_AUX_GTC_SYNC_CONTROL_GTC_SYNC_BLOCK_REQ; /* * DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW enum */ DP_AUX_GTC_SYNC_CONTROL_INTERVAL_RESET_WINDOW; /* * DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT enum */ DP_AUX_GTC_SYNC_CONTROL_OFFSET_CALC_MAX_ATTEMPT; /* * DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN enum */ DP_AUX_GTC_SYNC_ERROR_CONTROL_LOCK_ACQ_TIMEOUT_LEN; /* * DP_AUX_ERR_OCCURRED_ACK enum */ DP_AUX_ERR_OCCURRED_ACK; /* * DP_AUX_POTENTIAL_ERR_REACHED_ACK enum */ DP_AUX_POTENTIAL_ERR_REACHED_ACK; /* * DP_AUX_DEFINITE_ERR_REACHED_ACK enum */ DP_AUX_DEFINITE_ERR_REACHED_ACK; /* * DP_AUX_RESET enum */ DP_AUX_RESET; /* * DP_AUX_RESET_DONE enum */ DP_AUX_RESET_DONE; /* * DP_AUX_PHY_WAKE_PRIORITY enum */ DP_AUX_PHY_WAKE_PRIORITY; /******************************************************* * DOUT_I2C Enums *******************************************************/ /* * DOUT_I2C_CONTROL_GO enum */ DOUT_I2C_CONTROL_GO; /* * DOUT_I2C_CONTROL_SOFT_RESET enum */ DOUT_I2C_CONTROL_SOFT_RESET; /* * DOUT_I2C_CONTROL_SEND_RESET enum */ DOUT_I2C_CONTROL_SEND_RESET; /* * DOUT_I2C_CONTROL_SEND_RESET_LENGTH enum */ DOUT_I2C_CONTROL_SEND_RESET_LENGTH; /* * DOUT_I2C_CONTROL_SW_STATUS_RESET enum */ DOUT_I2C_CONTROL_SW_STATUS_RESET; /* * DOUT_I2C_CONTROL_DDC_SELECT enum */ DOUT_I2C_CONTROL_DDC_SELECT; /* * DOUT_I2C_CONTROL_TRANSACTION_COUNT enum */ DOUT_I2C_CONTROL_TRANSACTION_COUNT; /* * DOUT_I2C_ARBITRATION_SW_PRIORITY enum */ DOUT_I2C_ARBITRATION_SW_PRIORITY; /* * DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO enum */ DOUT_I2C_ARBITRATION_NO_QUEUED_SW_GO; /* * DOUT_I2C_ARBITRATION_ABORT_XFER enum */ DOUT_I2C_ARBITRATION_ABORT_XFER; /* * DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ enum */ DOUT_I2C_ARBITRATION_USE_I2C_REG_REQ; /* * DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG enum */ DOUT_I2C_ARBITRATION_DONE_USING_I2C_REG; /* * DOUT_I2C_ACK enum */ DOUT_I2C_ACK; /* * DOUT_I2C_DDC_SPEED_THRESHOLD enum */ DOUT_I2C_DDC_SPEED_THRESHOLD; /* * DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN enum */ DOUT_I2C_DDC_SETUP_DATA_DRIVE_EN; /* * DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL enum */ DOUT_I2C_DDC_SETUP_DATA_DRIVE_SEL; /* * DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE enum */ DOUT_I2C_DDC_SETUP_EDID_DETECT_MODE; /* * DOUT_I2C_DDC_EDID_DETECT_STATUS enum */ DOUT_I2C_DDC_EDID_DETECT_STATUS; /* * DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN enum */ DOUT_I2C_DDC_SETUP_CLK_DRIVE_EN; /* * DOUT_I2C_TRANSACTION_STOP_ON_NACK enum */ DOUT_I2C_TRANSACTION_STOP_ON_NACK; /* * DOUT_I2C_DATA_INDEX_WRITE enum */ DOUT_I2C_DATA_INDEX_WRITE; /* * DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET enum */ DOUT_I2C_EDID_DETECT_CTRL_SEND_RESET; /* * DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE enum */ DOUT_I2C_READ_REQUEST_INTERRUPT_TYPE; /******************************************************* * DIO_MISC Enums *******************************************************/ /* * DIOMEM_PWR_FORCE_CTRL enum */ DIOMEM_PWR_FORCE_CTRL; /* * DIOMEM_PWR_FORCE_CTRL2 enum */ DIOMEM_PWR_FORCE_CTRL2; /* * DIOMEM_PWR_DIS_CTRL enum */ DIOMEM_PWR_DIS_CTRL; /* * CLOCK_GATING_EN enum */ CLOCK_GATING_EN; /* * DIOMEM_PWR_SEL_CTRL enum */ DIOMEM_PWR_SEL_CTRL; /* * DIOMEM_PWR_SEL_CTRL2 enum */ DIOMEM_PWR_SEL_CTRL2; /* * PM_ASSERT_RESET enum */ PM_ASSERT_RESET; /* * DAC_MUX_SELECT enum */ DAC_MUX_SELECT; /* * TMDS_MUX_SELECT enum */ TMDS_MUX_SELECT; /* * SOFT_RESET enum */ SOFT_RESET; /* * GENERIC_STEREOSYNC_SEL enum */ GENERIC_STEREOSYNC_SEL; /* * DIO_HDMI_RXSTATUS_TIMER_CONTROL_DIO_HDMI_RXSTATUS_TIMER_TYPE enum */ DIO_HDMI_RXSTATUS_TIMER_CONTROL_DIO_HDMI_RXSTATUS_TIMER_TYPE; /* * DX_PROTECTION_DX_PIPE_ENC_REQUIRED_TYPE enum */ DX_PROTECTION_DX_PIPE_ENC_REQUIRED_TYPE; /******************************************************* * DCIO Enums *******************************************************/ /* * DCIO_DC_GENERICA_SEL enum */ DCIO_DC_GENERICA_SEL; /* * DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL enum */ DCIO_DC_GENERIC_UNIPHY_REFDIV_CLK_SEL; /* * DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL enum */ DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_SEL; /* * DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL enum */ DCIO_DC_GENERIC_UNIPHY_FBDIV_SSC_CLK_SEL; /* * DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL enum */ DCIO_DC_GENERIC_UNIPHY_FBDIV_CLK_DIV2_SEL; /* * DCIO_DC_GENERICB_SEL enum */ DCIO_DC_GENERICB_SEL; /* * DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL enum */ DCIO_DC_REF_CLK_CNTL_HSYNCA_OUTPUT_SEL; /* * DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL enum */ DCIO_DC_REF_CLK_CNTL_GENLK_CLK_OUTPUT_SEL; /* * DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION enum */ DCIO_UNIPHY_LINK_CNTL_MINIMUM_PIXVLD_LOW_DURATION; /* * DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT enum */ DCIO_UNIPHY_LINK_CNTL_CHANNEL_INVERT; /* * DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK enum */ DCIO_UNIPHY_LINK_CNTL_ENABLE_HPD_MASK; /* * DCIO_UNIPHY_CHANNEL_XBAR_SOURCE enum */ DCIO_UNIPHY_CHANNEL_XBAR_SOURCE; /* * DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN enum */ DCIO_DC_DVODATA_CONFIG_VIP_MUX_EN; /* * DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN enum */ DCIO_DC_DVODATA_CONFIG_VIP_ALTER_MAPPING_EN; /* * DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN enum */ DCIO_DC_DVODATA_CONFIG_DVO_ALTER_MAPPING_EN; /* * DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN enum */ DCIO_LVTMA_PWRSEQ_CNTL_DISABLE_SYNCEN_CONTROL_OF_TX_EN; /* * DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE enum */ DCIO_LVTMA_PWRSEQ_CNTL_TARGET_STATE; /* * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL enum */ DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_SYNCEN_POL; /* * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON enum */ DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON; /* * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL enum */ DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_DIGON_POL; /* * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON enum */ DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON; /* * DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL enum */ DCIO_LVTMA_PWRSEQ_CNTL_LVTMA_BLON_POL; /* * DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN enum */ DCIO_LVTMA_PWRSEQ_DELAY2_LVTMA_VARY_BL_OVERRIDE_EN; /* * DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN enum */ DCIO_BL_PWM_CNTL_BL_PWM_FRACTIONAL_EN; /* * DCIO_BL_PWM_CNTL_BL_PWM_EN enum */ DCIO_BL_PWM_CNTL_BL_PWM_EN; /* * DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE enum */ DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_BL_OUT_ENABLE; /* * DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN enum */ DCIO_BL_PWM_CNTL2_BL_PWM_OVERRIDE_LVTMA_PWRSEQ_EN; /* * DCIO_BL_PWM_GRP1_REG_LOCK enum */ DCIO_BL_PWM_GRP1_REG_LOCK; /* * DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START enum */ DCIO_BL_PWM_GRP1_UPDATE_AT_FRAME_START; /* * DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL enum */ DCIO_BL_PWM_GRP1_FRAME_START_DISP_SEL; /* * DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN enum */ DCIO_BL_PWM_GRP1_READBACK_DB_REG_VALUE_EN; /* * DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN enum */ DCIO_BL_PWM_GRP1_IGNORE_MASTER_LOCK_EN; /* * DCIO_GSL_SEL enum */ DCIO_GSL_SEL; /* * DCIO_GENLK_CLK_GSL_MASK enum */ DCIO_GENLK_CLK_GSL_MASK; /* * DCIO_GENLK_VSYNC_GSL_MASK enum */ DCIO_GENLK_VSYNC_GSL_MASK; /* * DCIO_SWAPLOCK_A_GSL_MASK enum */ DCIO_SWAPLOCK_A_GSL_MASK; /* * DCIO_SWAPLOCK_B_GSL_MASK enum */ DCIO_SWAPLOCK_B_GSL_MASK; /* * DCIO_DC_GPU_TIMER_START_POSITION enum */ DCIO_DC_GPU_TIMER_START_POSITION; /* * DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL enum */ DCIO_CLOCK_CNTL_DCIO_TEST_CLK_SEL; /* * DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS enum */ DCIO_CLOCK_CNTL_DISPCLK_R_DCIO_GATE_DIS; /* * DCIO_DIO_OTG_EXT_VSYNC_MUX enum */ DCIO_DIO_OTG_EXT_VSYNC_MUX; /* * DCIO_DIO_EXT_VSYNC_MASK enum */ DCIO_DIO_EXT_VSYNC_MASK; /* * DCIO_DSYNC_SOFT_RESET enum */ DCIO_DSYNC_SOFT_RESET; /* * DCIO_DACA_SOFT_RESET enum */ DCIO_DACA_SOFT_RESET; /* * DCIO_DCRXPHY_SOFT_RESET enum */ DCIO_DCRXPHY_SOFT_RESET; /* * DCIO_DPHY_LANE_SEL enum */ DCIO_DPHY_LANE_SEL; /* * DCIO_DPCS_INTERRUPT_TYPE enum */ DCIO_DPCS_INTERRUPT_TYPE; /* * DCIO_DPCS_INTERRUPT_MASK enum */ DCIO_DPCS_INTERRUPT_MASK; /* * DCIO_DC_GPU_TIMER_READ_SELECT enum */ DCIO_DC_GPU_TIMER_READ_SELECT; /* * DCIO_IMPCAL_STEP_DELAY enum */ DCIO_IMPCAL_STEP_DELAY; /* * DCIO_UNIPHY_IMPCAL_SEL enum */ DCIO_UNIPHY_IMPCAL_SEL; /******************************************************* * DCIO_CHIP Enums *******************************************************/ /* * DCIOCHIP_HPD_SEL enum */ DCIOCHIP_HPD_SEL; /* * DCIOCHIP_PAD_MODE enum */ DCIOCHIP_PAD_MODE; /* * DCIOCHIP_AUXSLAVE_PAD_MODE enum */ DCIOCHIP_AUXSLAVE_PAD_MODE; /* * DCIOCHIP_INVERT enum */ DCIOCHIP_INVERT; /* * DCIOCHIP_PD_EN enum */ DCIOCHIP_PD_EN; /* * DCIOCHIP_GPIO_MASK_EN enum */ DCIOCHIP_GPIO_MASK_EN; /* * DCIOCHIP_MASK enum */ DCIOCHIP_MASK; /* * DCIOCHIP_GPIO_I2C_MASK enum */ DCIOCHIP_GPIO_I2C_MASK; /* * DCIOCHIP_GPIO_I2C_DRIVE enum */ DCIOCHIP_GPIO_I2C_DRIVE; /* * DCIOCHIP_GPIO_I2C_EN enum */ DCIOCHIP_GPIO_I2C_EN; /* * DCIOCHIP_MASK_4BIT enum */ DCIOCHIP_MASK_4BIT; /* * DCIOCHIP_ENABLE_4BIT enum */ DCIOCHIP_ENABLE_4BIT; /* * DCIOCHIP_MASK_5BIT enum */ DCIOCHIP_MASK_5BIT; /* * DCIOCHIP_ENABLE_5BIT enum */ DCIOCHIP_ENABLE_5BIT; /* * DCIOCHIP_MASK_2BIT enum */ DCIOCHIP_MASK_2BIT; /* * DCIOCHIP_ENABLE_2BIT enum */ DCIOCHIP_ENABLE_2BIT; /* * DCIOCHIP_REF_27_SRC_SEL enum */ DCIOCHIP_REF_27_SRC_SEL; /* * DCIOCHIP_DVO_VREFPON enum */ DCIOCHIP_DVO_VREFPON; /* * DCIOCHIP_DVO_VREFSEL enum */ DCIOCHIP_DVO_VREFSEL; /* * DCIOCHIP_SPDIF1_IMODE enum */ DCIOCHIP_SPDIF1_IMODE; /* * DCIOCHIP_AUX_FALLSLEWSEL enum */ DCIOCHIP_AUX_FALLSLEWSEL; /* * DCIOCHIP_I2C_FALLSLEWSEL enum */ DCIOCHIP_I2C_FALLSLEWSEL; /* * DCIOCHIP_AUX_SPIKESEL enum */ DCIOCHIP_AUX_SPIKESEL; /* * DCIOCHIP_AUX_CSEL0P9 enum */ DCIOCHIP_AUX_CSEL0P9; /* * DCIOCHIP_AUX_CSEL1P1 enum */ DCIOCHIP_AUX_CSEL1P1; /* * DCIOCHIP_AUX_RSEL0P9 enum */ DCIOCHIP_AUX_RSEL0P9; /* * DCIOCHIP_AUX_RSEL1P1 enum */ DCIOCHIP_AUX_RSEL1P1; /* * DCIOCHIP_AUX_HYS_TUNE enum */ DCIOCHIP_AUX_HYS_TUNE; /* * DCIOCHIP_AUX_VOD_TUNE enum */ DCIOCHIP_AUX_VOD_TUNE; /* * DCIOCHIP_I2C_VPH_1V2_EN enum */ DCIOCHIP_I2C_VPH_1V2_EN; /* * DCIOCHIP_I2C_COMPSEL enum */ DCIOCHIP_I2C_COMPSEL; /* * DCIOCHIP_AUX_ALL_PWR_OK enum */ DCIOCHIP_AUX_ALL_PWR_OK; /* * DCIOCHIP_I2C_RECEIVER_SEL enum */ DCIOCHIP_I2C_RECEIVER_SEL; /* * DCIOCHIP_AUX_RECEIVER_SEL enum */ DCIOCHIP_AUX_RECEIVER_SEL; /******************************************************* * AZCONTROLLER Enums *******************************************************/ /* * GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL enum */ GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL; /* * GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED enum */ GENERIC_AZ_CONTROLLER_REGISTER_ENABLE_CONTROL_RESERVED; /* * GENERIC_AZ_CONTROLLER_REGISTER_STATUS enum */ GENERIC_AZ_CONTROLLER_REGISTER_STATUS; /* * GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED enum */ GENERIC_AZ_CONTROLLER_REGISTER_STATUS_RESERVED; /* * AZ_GLOBAL_CAPABILITIES enum */ AZ_GLOBAL_CAPABILITIES; /* * GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE enum */ GLOBAL_CONTROL_ACCEPT_UNSOLICITED_RESPONSE; /* * GLOBAL_CONTROL_FLUSH_CONTROL enum */ GLOBAL_CONTROL_FLUSH_CONTROL; /* * GLOBAL_CONTROL_CONTROLLER_RESET enum */ GLOBAL_CONTROL_CONTROLLER_RESET; /* * AZ_STATE_CHANGE_STATUS enum */ AZ_STATE_CHANGE_STATUS; /* * GLOBAL_STATUS_FLUSH_STATUS enum */ GLOBAL_STATUS_FLUSH_STATUS; /* * STREAM_0_SYNCHRONIZATION enum */ STREAM_0_SYNCHRONIZATION; /* * STREAM_1_SYNCHRONIZATION enum */ STREAM_1_SYNCHRONIZATION; /* * STREAM_2_SYNCHRONIZATION enum */ STREAM_2_SYNCHRONIZATION; /* * STREAM_3_SYNCHRONIZATION enum */ STREAM_3_SYNCHRONIZATION; /* * STREAM_4_SYNCHRONIZATION enum */ STREAM_4_SYNCHRONIZATION; /* * STREAM_5_SYNCHRONIZATION enum */ STREAM_5_SYNCHRONIZATION; /* * STREAM_6_SYNCHRONIZATION enum */ STREAM_6_SYNCHRONIZATION; /* * STREAM_7_SYNCHRONIZATION enum */ STREAM_7_SYNCHRONIZATION; /* * STREAM_8_SYNCHRONIZATION enum */ STREAM_8_SYNCHRONIZATION; /* * STREAM_9_SYNCHRONIZATION enum */ STREAM_9_SYNCHRONIZATION; /* * STREAM_10_SYNCHRONIZATION enum */ STREAM_10_SYNCHRONIZATION; /* * STREAM_11_SYNCHRONIZATION enum */ STREAM_11_SYNCHRONIZATION; /* * STREAM_12_SYNCHRONIZATION enum */ STREAM_12_SYNCHRONIZATION; /* * STREAM_13_SYNCHRONIZATION enum */ STREAM_13_SYNCHRONIZATION; /* * STREAM_14_SYNCHRONIZATION enum */ STREAM_14_SYNCHRONIZATION; /* * STREAM_15_SYNCHRONIZATION enum */ STREAM_15_SYNCHRONIZATION; /* * CORB_READ_POINTER_RESET enum */ CORB_READ_POINTER_RESET; /* * AZ_CORB_SIZE enum */ AZ_CORB_SIZE; /* * AZ_RIRB_WRITE_POINTER_RESET enum */ AZ_RIRB_WRITE_POINTER_RESET; /* * RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL enum */ RIRB_CONTROL_RESPONSE_OVERRUN_INTERRUPT_CONTROL; /* * RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL enum */ RIRB_CONTROL_RESPONSE_INTERRUPT_CONTROL; /* * AZ_RIRB_SIZE enum */ AZ_RIRB_SIZE; /* * IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID enum */ IMMEDIATE_COMMAND_STATUS_IMMEDIATE_RESULT_VALID; /* * IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY enum */ IMMEDIATE_COMMAND_STATUS_IMMEDIATE_COMMAND_BUSY; /* * DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE enum */ DMA_POSITION_LOWER_BASE_ADDRESS_BUFFER_ENABLE; /******************************************************* * AZENDPOINT Enums *******************************************************/ /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_L; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRO; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_NON_AUDIO; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_COPY; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_PRE; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_VCFG; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_V; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN; /* * AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE enum */ AZALIA_F2_CODEC_CONVERTER_CONTROL_DIGITAL_CONVERTER_3_KEEPALIVE; /* * AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE enum */ AZALIA_F2_CODEC_PIN_CONTROL_WIDGET_CONTROL_OUT_ENABLE; /* * AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE enum */ AZALIA_F2_CODEC_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE; /* * AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT enum */ AZALIA_F2_CODEC_PIN_CONTROL_DOWN_MIX_INFO_DOWN_MIX_INHIBIT; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL01_ENABLE_MULTICHANNEL01_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL23_ENABLE_MULTICHANNEL23_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL45_ENABLE_MULTICHANNEL45_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL67_ENABLE_MULTICHANNEL67_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE; /* * AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE enum */ AZALIA_F2_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE; /* * AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR_FORMAT_CODE enum */ AZALIA_F2_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR_FORMAT_CODE; /******************************************************* * AZF0CONTROLLER Enums *******************************************************/ /* * MEM_PWR_FORCE_CTRL enum */ MEM_PWR_FORCE_CTRL; /* * MEM_PWR_FORCE_CTRL2 enum */ MEM_PWR_FORCE_CTRL2; /* * MEM_PWR_DIS_CTRL enum */ MEM_PWR_DIS_CTRL; /* * MEM_PWR_SEL_CTRL enum */ MEM_PWR_SEL_CTRL; /* * MEM_PWR_SEL_CTRL2 enum */ MEM_PWR_SEL_CTRL2; /* * AZALIA_SOFT_RESET_REFCLK_SOFT_RESET enum */ AZALIA_SOFT_RESET_REFCLK_SOFT_RESET; /******************************************************* * AZF0ROOT Enums *******************************************************/ /* * CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY enum */ CC_RCU_DC_AUDIO_PORT_CONNECTIVITY_PORT_CONNECTIVITY; /* * CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY enum */ CC_RCU_DC_AUDIO_INPUT_PORT_CONNECTIVITY_INPUT_PORT_CONNECTIVITY; /******************************************************* * AZINPUTENDPOINT Enums *******************************************************/ /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_STREAM_TYPE; /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_RATE; /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_MULTIPLE; /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_SAMPLE_BASE_DIVISOR; /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_BITS_PER_SAMPLE; /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_CONVERTER_FORMAT_NUMBER_OF_CHANNELS; /* * AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN enum */ AZALIA_F2_CODEC_INPUT_CONVERTER_CONTROL_DIGITAL_CONVERTER_DIGEN; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_WIDGET_CONTROL_IN_ENABLE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_UNSOLICITED_RESPONSE_ENABLE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL0_ENABLE_MULTICHANNEL0_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL1_ENABLE_MULTICHANNEL1_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL2_ENABLE_MULTICHANNEL2_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL3_ENABLE_MULTICHANNEL3_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL4_ENABLE_MULTICHANNEL4_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL5_ENABLE_MULTICHANNEL5_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL6_ENABLE_MULTICHANNEL6_MUTE; /* * AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE enum */ AZALIA_F2_CODEC_INPUT_PIN_CONTROL_MULTICHANNEL7_ENABLE_MULTICHANNEL7_MUTE; /******************************************************* * AZROOT Enums *******************************************************/ /* * AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET enum */ AZALIA_F2_CODEC_FUNCTION_CONTROL_RESET_CODEC_RESET; /******************************************************* * AZF0STREAM Enums *******************************************************/ /* * AZ_LATENCY_COUNTER_CONTROL enum */ AZ_LATENCY_COUNTER_CONTROL; /******************************************************* * AZSTREAM Enums *******************************************************/ /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_BUFFER_COMPLETION_INTERRUPT_STATUS; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_TRAFFIC_PRIORITY; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_DESCRIPTOR_ERROR_INTERRUPT_ENABLE; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_FIFO_ERROR_INTERRUPT_ENABLE; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_INTERRUPT_ON_COMPLETION_ENABLE; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RUN; /* * OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET enum */ OUTPUT_STREAM_DESCRIPTOR_CONTROL_AND_STATUS_STREAM_RESET; /* * OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE enum */ OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_RATE; /* * OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE enum */ OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_MULTIPLE; /* * OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR enum */ OUTPUT_STREAM_DESCRIPTOR_FORMAT_SAMPLE_BASE_DIVISOR; /* * OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE enum */ OUTPUT_STREAM_DESCRIPTOR_FORMAT_BITS_PER_SAMPLE; /* * OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS enum */ OUTPUT_STREAM_DESCRIPTOR_FORMAT_NUMBER_OF_CHANNELS; /******************************************************* * AZF0ENDPOINT Enums *******************************************************/ /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES enum */ AZALIA_F0_CODEC_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED; /* * AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE enum */ AZALIA_F0_CODEC_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE; /* * AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE enum */ AZALIA_F0_CODEC_PIN_CONTROL_MULTICHANNEL_MODE_MULTICHANNEL_MODE; /* * AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE enum */ AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE; /******************************************************* * AZF0INPUTENDPOINT Enums *******************************************************/ /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_FORMAT_OVERRIDE; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES enum */ AZALIA_F0_CODEC_INPUT_CONVERTER_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AUDIO_CHANNEL_CAPABILITIES; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_TYPE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_LR_SWAP; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_POWER_CONTROL; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_DIGITAL; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_CONNECTION_LIST; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_UNSOLICITED_RESPONSE_CAPABILITY; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_PROCESSING_WIDGET; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_STRIPE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_AMPLIFIER_PARAMETER_OVERRIDE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_OUTPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_AUDIO_WIDGET_CAPABILITIES_INPUT_AMPLIFIER_PRESENT; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_DP; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_EAPD_CAPABLE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HDMI; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_BALANCED_I_O_PINS; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_INPUT_CAPABLE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_OUTPUT_CAPABLE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_HEADPHONE_DRIVE_CAPABLE; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_JACK_DETECTION_CAPABILITY; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_TRIGGER_REQUIRED; /* * AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE enum */ AZALIA_F0_CODEC_INPUT_PIN_PARAMETER_CAPABILITIES_IMPEDANCE_SENSE_CAPABLE; /* * AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE enum */ AZALIA_F0_CODEC_INPUT_PIN_CONTROL_RESPONSE_HBR_HBR_CAPABLE; /******************************************************* * DSCC Enums *******************************************************/ /* * DSCC_ICH_RESET_ENUM enum */ DSCC_ICH_RESET_ENUM; /* * DSCC_DSC_VERSION_MINOR_ENUM enum */ DSCC_DSC_VERSION_MINOR_ENUM; /* * DSCC_DSC_VERSION_MAJOR_ENUM enum */ DSCC_DSC_VERSION_MAJOR_ENUM; /* * DSCC_LINEBUF_DEPTH_ENUM enum */ DSCC_LINEBUF_DEPTH_ENUM; /* * DSCC_BITS_PER_COMPONENT_ENUM enum */ DSCC_BITS_PER_COMPONENT_ENUM; /* * DSCC_ENABLE_ENUM enum */ DSCC_ENABLE_ENUM; /* * DSCC_MEM_PWR_FORCE_ENUM enum */ DSCC_MEM_PWR_FORCE_ENUM; /* * POWER_STATE_ENUM enum */ POWER_STATE_ENUM; /* * DSCC_MEM_PWR_DIS_ENUM enum */ DSCC_MEM_PWR_DIS_ENUM; /******************************************************* * DSCCIF Enums *******************************************************/ /* * DSCCIF_ENABLE_ENUM enum */ DSCCIF_ENABLE_ENUM; /* * DSCCIF_INPUT_PIXEL_FORMAT_ENUM enum */ DSCCIF_INPUT_PIXEL_FORMAT_ENUM; /* * DSCCIF_BITS_PER_COMPONENT_ENUM enum */ DSCCIF_BITS_PER_COMPONENT_ENUM; /******************************************************* * DSC_TOP Enums *******************************************************/ /* * ENABLE_ENUM enum */ ENABLE_ENUM; /* * CLOCK_GATING_DISABLE_ENUM enum */ CLOCK_GATING_DISABLE_ENUM; /* * TEST_CLOCK_MUX_SELECT_ENUM enum */ TEST_CLOCK_MUX_SELECT_ENUM; /******************************************************* * CNV Enums *******************************************************/ /* * WB_ENABLE_ENUM enum */ WB_ENABLE_ENUM; /* * WB_CLK_GATE_DIS_ENUM enum */ WB_CLK_GATE_DIS_ENUM; /* * WB_MEM_PWR_DIS_ENUM enum */ WB_MEM_PWR_DIS_ENUM; /* * WB_TEST_CLK_SEL_ENUM enum */ WB_TEST_CLK_SEL_ENUM; /* * WBSCL_LB_MEM_PWR_MODE_SEL_ENUM enum */ WBSCL_LB_MEM_PWR_MODE_SEL_ENUM; /* * WBSCL_LB_MEM_PWR_FORCE_ENUM enum */ WBSCL_LB_MEM_PWR_FORCE_ENUM; /* * WBSCL_MEM_PWR_STATE_ENUM enum */ WBSCL_MEM_PWR_STATE_ENUM; /* * WBSCL_LUT_MEM_PWR_STATE_ENUM enum */ WBSCL_LUT_MEM_PWR_STATE_ENUM; /* * WB_RAM_PW_SAVE_MODE_ENUM enum */ WB_RAM_PW_SAVE_MODE_ENUM; /* * CNV_OUT_BPC_ENUM enum */ CNV_OUT_BPC_ENUM; /* * CNV_FRAME_CAPTURE_RATE_ENUM enum */ CNV_FRAME_CAPTURE_RATE_ENUM; /* * CNV_WINDOW_CROP_EN_ENUM enum */ CNV_WINDOW_CROP_EN_ENUM; /* * CNV_INTERLACED_MODE_ENUM enum */ CNV_INTERLACED_MODE_ENUM; /* * CNV_EYE_SELECT enum */ CNV_EYE_SELECT; /* * CNV_STEREO_TYPE_ENUM enum */ CNV_STEREO_TYPE_ENUM; /* * CNV_STEREO_POLARITY_ENUM enum */ CNV_STEREO_POLARITY_ENUM; /* * CNV_INTERLACED_FIELD_ORDER_ENUM enum */ CNV_INTERLACED_FIELD_ORDER_ENUM; /* * CNV_STEREO_SPLIT_ENUM enum */ CNV_STEREO_SPLIT_ENUM; /* * CNV_NEW_CONTENT_ENUM enum */ CNV_NEW_CONTENT_ENUM; /* * CNV_FRAME_CAPTURE_EN_ENUM enum */ CNV_FRAME_CAPTURE_EN_ENUM; /* * CNV_UPDATE_PENDING_ENUM enum */ CNV_UPDATE_PENDING_ENUM; /* * CNV_UPDATE_LOCK_ENUM enum */ CNV_UPDATE_LOCK_ENUM; /* * CNV_CSC_BYPASS_ENUM enum */ CNV_CSC_BYPASS_ENUM; /* * CNV_TEST_CRC_EN_ENUM enum */ CNV_TEST_CRC_EN_ENUM; /* * CNV_TEST_CRC_CONT_EN_ENUM enum */ CNV_TEST_CRC_CONT_EN_ENUM; /* * WB_SOFT_RESET_ENUM enum */ WB_SOFT_RESET_ENUM; /* * DWB_GMC_WARM_UP_ENABLE_ENUM enum */ DWB_GMC_WARM_UP_ENABLE_ENUM; /* * DWB_MODE_WARMUP_ENUM enum */ DWB_MODE_WARMUP_ENUM; /* * DWB_DATA_DEPTH_WARMUP_ENUM enum */ DWB_DATA_DEPTH_WARMUP_ENUM; /******************************************************* * WBSCL Enums *******************************************************/ /* * WBSCL_COEF_RAM_TAP_PAIR_IDX_ENUM enum */ WBSCL_COEF_RAM_TAP_PAIR_IDX_ENUM; /* * WBSCL_COEF_RAM_PHASE_ENUM enum */ WBSCL_COEF_RAM_PHASE_ENUM; /* * WBSCL_COEF_RAM_FILTER_TYPE_ENUM enum */ WBSCL_COEF_RAM_FILTER_TYPE_ENUM; /* * WBSCL_COEF_FILTER_TYPE_SEL enum */ WBSCL_COEF_FILTER_TYPE_SEL; /* * WBSCL_MODE_SEL enum */ WBSCL_MODE_SEL; /* * WBSCL_PIXEL_DEPTH enum */ WBSCL_PIXEL_DEPTH; /* * WBSCL_COEF_RAM_SEL_ENUM enum */ WBSCL_COEF_RAM_SEL_ENUM; /* * WBSCL_COEF_RAM_RD_SEL_ENUM enum */ WBSCL_COEF_RAM_RD_SEL_ENUM; /* * WBSCL_COEF_RAM_TAP_COEF_EN_ENUM enum */ WBSCL_COEF_RAM_TAP_COEF_EN_ENUM; /* * WBSCL_NUM_OF_TAPS_ENUM enum */ WBSCL_NUM_OF_TAPS_ENUM; /* * WBSCL_STATUS_ACK_ENUM enum */ WBSCL_STATUS_ACK_ENUM; /* * WBSCL_STATUS_MASK_ENUM enum */ WBSCL_STATUS_MASK_ENUM; /* * WBSCL_DATA_OVERFLOW_INT_TYPE_ENUM enum */ WBSCL_DATA_OVERFLOW_INT_TYPE_ENUM; /* * WBSCL_HOST_CONFLICT_INT_TYPE_ENUM enum */ WBSCL_HOST_CONFLICT_INT_TYPE_ENUM; /* * WBSCL_TEST_CRC_EN_ENUM enum */ WBSCL_TEST_CRC_EN_ENUM; /* * WBSCL_TEST_CRC_CONT_EN_ENUM enum */ WBSCL_TEST_CRC_CONT_EN_ENUM; /* * WBSCL_TEST_CRC_MASK_ENUM enum */ WBSCL_TEST_CRC_MASK_ENUM; /* * WBSCL_BACKPRESSURE_CNT_EN_ENUM enum */ WBSCL_BACKPRESSURE_CNT_EN_ENUM; /* * WBSCL_OUTSIDE_PIX_STRATEGY_ENUM enum */ WBSCL_OUTSIDE_PIX_STRATEGY_ENUM; /******************************************************* * DPCSRX Enums *******************************************************/ /* * DPCSRX_RX_CLOCK_CNTL_DPCS_SYMCLK_RX_SEL enum */ DPCSRX_RX_CLOCK_CNTL_DPCS_SYMCLK_RX_SEL; /******************************************************* * DPCSTX Enums *******************************************************/ /* * DPCSTX_DVI_LINK_MODE enum */ DPCSTX_DVI_LINK_MODE; /******************************************************* * RDPCSTX Enums *******************************************************/ /* * RDPCSTX_CNTL_RDPCS_CBUS_SOFT_RESET enum */ RDPCSTX_CNTL_RDPCS_CBUS_SOFT_RESET; /* * RDPCSTX_CNTL_RDPCS_SRAM_SOFT_RESET enum */ RDPCSTX_CNTL_RDPCS_SRAM_SOFT_RESET; /* * RDPCSTX_CNTL_RDPCS_TX_FIFO_LANE_EN enum */ RDPCSTX_CNTL_RDPCS_TX_FIFO_LANE_EN; /* * RDPCSTX_CNTL_RDPCS_TX_FIFO_EN enum */ RDPCSTX_CNTL_RDPCS_TX_FIFO_EN; /* * RDPCSTX_CNTL_RDPCS_TX_SOFT_RESET enum */ RDPCSTX_CNTL_RDPCS_TX_SOFT_RESET; /* * RDPCSTX_CLOCK_CNTL_RDPCS_EXT_REFCLK_EN enum */ RDPCSTX_CLOCK_CNTL_RDPCS_EXT_REFCLK_EN; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_TX_EN enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_TX_EN; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_GATE_DIS enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_GATE_DIS; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_EN enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_EN; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_CLOCK_ON enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SYMCLK_DIV2_CLOCK_ON; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_GATE_DIS enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_GATE_DIS; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_EN enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_EN; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_BYPASS enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_BYPASS; /* * RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_CLOCK_ON enum */ RDPCSTX_CLOCK_CNTL_RDPCS_SRAMCLK_CLOCK_ON; /* * RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_DISABLE_TOGGLE enum */ RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_DISABLE_TOGGLE; /* * RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_4LANE_TOGGLE enum */ RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_4LANE_TOGGLE; /* * RDPCSTX_INTERRUPT_CONTROL_RDPCS_REG_FIFO_ERROR_MASK enum */ RDPCSTX_INTERRUPT_CONTROL_RDPCS_REG_FIFO_ERROR_MASK; /* * RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_DISABLE_TOGGLE_MASK enum */ RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_DISABLE_TOGGLE_MASK; /* * RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_4LANE_TOGGLE_MASK enum */ RDPCSTX_INTERRUPT_CONTROL_RDPCS_DPALT_4LANE_TOGGLE_MASK; /* * RDPCSTX_INTERRUPT_CONTROL_RDPCS_TX_FIFO_ERROR_MASK enum */ RDPCSTX_INTERRUPT_CONTROL_RDPCS_TX_FIFO_ERROR_MASK; /* * RDPCS_TX_SRAM_CNTL_RDPCS_MEM_PWR_FORCE enum */ RDPCS_TX_SRAM_CNTL_RDPCS_MEM_PWR_FORCE; /* * RDPCS_TX_SRAM_CNTL_RDPCS_MEM_PWR_PWR_STATE enum */ RDPCS_TX_SRAM_CNTL_RDPCS_MEM_PWR_PWR_STATE; /* * RDPCSTX_MEM_POWER_CTRL2_RDPCS_MEM_POWER_CTRL_POFF enum */ RDPCSTX_MEM_POWER_CTRL2_RDPCS_MEM_POWER_CTRL_POFF; /* * RDPCSTX_PHY_CNTL0_RDPCS_PHY_REF_RANGE enum */ RDPCSTX_PHY_CNTL0_RDPCS_PHY_REF_RANGE; /* * RDPCSTX_PHY_CNTL0_RDPCS_PHY_CR_PARA_SEL enum */ RDPCSTX_PHY_CNTL0_RDPCS_PHY_CR_PARA_SEL; /* * RDPCSTX_PHY_CNTL0_RDPCS_PHY_CR_MUX_SEL enum */ RDPCSTX_PHY_CNTL0_RDPCS_PHY_CR_MUX_SEL; /* * RDPCSTX_PHY_CNTL0_RDPCS_SRAM_INIT_DONE enum */ RDPCSTX_PHY_CNTL0_RDPCS_SRAM_INIT_DONE; /* * RDPCSTX_PHY_CNTL0_RDPCS_SRAM_EXT_LD_DONE enum */ RDPCSTX_PHY_CNTL0_RDPCS_SRAM_EXT_LD_DONE; /* * RDPCSTX_PHY_CNTL4_RDPCS_PHY_DP_TX_TERM_CTRL enum */ RDPCSTX_PHY_CNTL4_RDPCS_PHY_DP_TX_TERM_CTRL; /* * RDPCSTX_PHY_CNTL_RRDPCS_PHY_DP_TX_PSTATE enum */ RDPCSTX_PHY_CNTL_RRDPCS_PHY_DP_TX_PSTATE; /* * RDPCSTX_PHY_CNTL_RDPCS_PHY_DP_TX_RATE enum */ RDPCSTX_PHY_CNTL_RDPCS_PHY_DP_TX_RATE; /* * RDPCSTX_PHY_CNTL_RDPCS_PHY_DP_TX_WIDTH enum */ RDPCSTX_PHY_CNTL_RDPCS_PHY_DP_TX_WIDTH; /* * RDPCSTX_PHY_CNTL_RDPCS_PHY_DP_TX_DETRX_RESULT enum */ RDPCSTX_PHY_CNTL_RDPCS_PHY_DP_TX_DETRX_RESULT; /* * RDPCSTX_PHY_CNTL11_RDPCS_PHY_DP_REF_CLK_MPLLB_DIV enum */ RDPCSTX_PHY_CNTL11_RDPCS_PHY_DP_REF_CLK_MPLLB_DIV; /* * RDPCSTX_PHY_CNTL11_RDPCS_PHY_HDMI_MPLLB_HDMI_PIXEL_CLK_DIV enum */ RDPCSTX_PHY_CNTL11_RDPCS_PHY_HDMI_MPLLB_HDMI_PIXEL_CLK_DIV; /* * RDPCSTX_PHY_CNTL12_RDPCS_PHY_DP_MPLLB_TX_CLK_DIV enum */ RDPCSTX_PHY_CNTL12_RDPCS_PHY_DP_MPLLB_TX_CLK_DIV; /* * RDPCS_TEST_CLK_SEL enum */ RDPCS_TEST_CLK_SEL; /******************************************************* * CB Enums *******************************************************/ /* * CBMode enum */ CBMode; /* * BlendOp enum */ BlendOp; /* * CombFunc enum */ CombFunc; /* * BlendOpt enum */ BlendOpt; /* * CmaskCode enum */ CmaskCode; /* * MemArbMode enum */ MemArbMode; /* * CBPerfOpFilterSel enum */ CBPerfOpFilterSel; /* * CBPerfClearFilterSel enum */ CBPerfClearFilterSel; /* * CBPerfSel enum */ CBPerfSel; /* * CmaskAddr enum */ CmaskAddr; /* * SourceFormat enum */ SourceFormat; /******************************************************* * TC Enums *******************************************************/ /* * TC_OP_MASKS enum */ TC_OP_MASKS; /* * TC_OP enum */ TC_OP; /* * TC_NACKS enum */ TC_NACKS; /* * TC_EA_CID enum */ TC_EA_CID; /******************************************************* * GL2 Enums *******************************************************/ /* * GL2_OP_MASKS enum */ GL2_OP_MASKS; /* * GL2_OP enum */ GL2_OP; /* * GL2_NACKS enum */ GL2_NACKS; /* * GL2_EA_CID enum */ GL2_EA_CID; /******************************************************* * SPI Enums *******************************************************/ /* * SPI_SAMPLE_CNTL enum */ SPI_SAMPLE_CNTL; /* * SPI_FOG_MODE enum */ SPI_FOG_MODE; /* * SPI_PNT_SPRITE_OVERRIDE enum */ SPI_PNT_SPRITE_OVERRIDE; /* * SPI_PERFCNT_SEL enum */ SPI_PERFCNT_SEL; /* * SPI_SHADER_FORMAT enum */ SPI_SHADER_FORMAT; /* * SPI_SHADER_EX_FORMAT enum */ SPI_SHADER_EX_FORMAT; /* * CLKGATE_SM_MODE enum */ CLKGATE_SM_MODE; /* * CLKGATE_BASE_MODE enum */ CLKGATE_BASE_MODE; /* * SPI_LB_WAVES_SELECT enum */ SPI_LB_WAVES_SELECT; /******************************************************* * SQ Enums *******************************************************/ /* * SQ_TEX_CLAMP enum */ SQ_TEX_CLAMP; /* * SQ_TEX_XY_FILTER enum */ SQ_TEX_XY_FILTER; /* * SQ_TEX_Z_FILTER enum */ SQ_TEX_Z_FILTER; /* * SQ_TEX_MIP_FILTER enum */ SQ_TEX_MIP_FILTER; /* * SQ_TEX_ANISO_RATIO enum */ SQ_TEX_ANISO_RATIO; /* * SQ_TEX_DEPTH_COMPARE enum */ SQ_TEX_DEPTH_COMPARE; /* * SQ_TEX_BORDER_COLOR enum */ SQ_TEX_BORDER_COLOR; /* * SQ_RSRC_BUF_TYPE enum */ SQ_RSRC_BUF_TYPE; /* * SQ_RSRC_IMG_TYPE enum */ SQ_RSRC_IMG_TYPE; /* * SQ_RSRC_FLAT_TYPE enum */ SQ_RSRC_FLAT_TYPE; /* * SQ_IMG_FILTER_TYPE enum */ SQ_IMG_FILTER_TYPE; /* * SQ_SEL_XYZW01 enum */ SQ_SEL_XYZW01; /* * SQ_OOB_SELECT enum */ SQ_OOB_SELECT; /* * SQ_WAVE_TYPE enum */ SQ_WAVE_TYPE; /* * SQ_PERF_SEL enum */ SQ_PERF_SEL; /* * SQ_CAC_POWER_SEL enum */ SQ_CAC_POWER_SEL; /* * SQ_IND_CMD_CMD enum */ SQ_IND_CMD_CMD; /* * SQ_IND_CMD_MODE enum */ SQ_IND_CMD_MODE; /* * SQ_EDC_INFO_SOURCE enum */ SQ_EDC_INFO_SOURCE; /* * SQ_ROUND_MODE enum */ SQ_ROUND_MODE; /* * SQ_INTERRUPT_WORD_ENCODING enum */ SQ_INTERRUPT_WORD_ENCODING; /* * SQ_IBUF_ST enum */ SQ_IBUF_ST; /* * SQ_INST_STR_ST enum */ SQ_INST_STR_ST; /* * SQ_WAVE_IB_ECC_ST enum */ SQ_WAVE_IB_ECC_ST; /* * SH_MEM_ADDRESS_MODE enum */ SH_MEM_ADDRESS_MODE; /* * SH_MEM_RETRY_MODE enum */ SH_MEM_RETRY_MODE; /* * SH_MEM_ALIGNMENT_MODE enum */ SH_MEM_ALIGNMENT_MODE; /* * SQ_TT_TOKEN_MASK_REG_INCLUDE_SHIFT enum */ SQ_TT_TOKEN_MASK_REG_INCLUDE_SHIFT; /* * SQ_TT_TOKEN_MASK_REG_INCLUDE enum */ SQ_TT_TOKEN_MASK_REG_INCLUDE; /* * SQ_TT_TOKEN_MASK_TOKEN_EXCLUDE_SHIFT enum */ SQ_TT_TOKEN_MASK_TOKEN_EXCLUDE_SHIFT; /* * SQ_TT_TOKEN_MASK_INST_EXCLUDE enum */ SQ_TT_TOKEN_MASK_INST_EXCLUDE; /* * SQ_TT_MODE enum */ SQ_TT_MODE; /* * SQ_TT_WTYPE_INCLUDE_SHIFT enum */ SQ_TT_WTYPE_INCLUDE_SHIFT; /* * SQ_TT_WTYPE_INCLUDE enum */ SQ_TT_WTYPE_INCLUDE; /* * SQ_TT_UTIL_TIMER enum */ SQ_TT_UTIL_TIMER; /* * SQ_TT_WAVESTART_MODE enum */ SQ_TT_WAVESTART_MODE; /* * SQ_TT_RT_FREQ enum */ SQ_TT_RT_FREQ; /* * SQ_WATCH_MODES enum */ SQ_WATCH_MODES; /* * SQ_WAVE_SCHED_MODES enum */ SQ_WAVE_SCHED_MODES; /* * SQ_WAVE_TYPE value */ #define SQ_WAVE_TYPE_PS0 … /* * SQIND_PARTITIONS value */ #define SQIND_GLOBAL_REGS_OFFSET … #define SQIND_GLOBAL_REGS_SIZE … #define SQIND_LOCAL_REGS_OFFSET … #define SQIND_LOCAL_REGS_SIZE … #define SQIND_WAVE_HWREGS_OFFSET … #define SQIND_WAVE_HWREGS_SIZE … #define SQIND_WAVE_SGPRS_OFFSET … #define SQIND_WAVE_SGPRS_SIZE … #define SQIND_WAVE_VGPRS_OFFSET … #define SQIND_WAVE_VGPRS_SIZE … /* * SQ_GFXDEC value */ #define SQ_GFXDEC_BEGIN … #define SQ_GFXDEC_END … #define SQ_GFXDEC_STATE_ID_SHIFT … /* * SQDEC value */ #define SQDEC_BEGIN … #define SQDEC_END … /* * SQPERFSDEC value */ #define SQPERFSDEC_BEGIN … #define SQPERFSDEC_END … /* * SQPERFDDEC value */ #define SQPERFDDEC_BEGIN … #define SQPERFDDEC_END … /* * SQGFXUDEC value */ #define SQGFXUDEC_BEGIN … #define SQGFXUDEC_END … /* * SQPWRDEC value */ #define SQPWRDEC_BEGIN … #define SQPWRDEC_END … /* * SQ_DISPATCHER value */ #define SQ_DISPATCHER_GFX_MIN … #define SQ_DISPATCHER_GFX_CNT_PER_RING … /* * SQ_MAX value */ #define SQ_MAX_PGM_SGPRS … #define SQ_MAX_PGM_VGPRS … /* * SQ_EXCP_BITS value */ #define SQ_EX_MODE_EXCP_VALU_BASE … #define SQ_EX_MODE_EXCP_VALU_SIZE … #define SQ_EX_MODE_EXCP_INVALID … #define SQ_EX_MODE_EXCP_INPUT_DENORM … #define SQ_EX_MODE_EXCP_DIV0 … #define SQ_EX_MODE_EXCP_OVERFLOW … #define SQ_EX_MODE_EXCP_UNDERFLOW … #define SQ_EX_MODE_EXCP_INEXACT … #define SQ_EX_MODE_EXCP_INT_DIV0 … #define SQ_EX_MODE_EXCP_ADDR_WATCH0 … #define SQ_EX_MODE_EXCP_MEM_VIOL … /* * SQ_EXCP_HI_BITS value */ #define SQ_EX_MODE_EXCP_HI_ADDR_WATCH1 … #define SQ_EX_MODE_EXCP_HI_ADDR_WATCH2 … #define SQ_EX_MODE_EXCP_HI_ADDR_WATCH3 … /* * HW_INSERTED_INST_ID value */ #define INST_ID_PRIV_START … #define INST_ID_ECC_INTERRUPT_MSG … #define INST_ID_TTRACE_NEW_PC_MSG … #define INST_ID_HW_TRAP … #define INST_ID_KILL_SEQ … #define INST_ID_SPI_WREXEC … #define INST_ID_HOST_REG_TRAP_MSG … /* * SIMM16_WAITCNT_PARTITIONS value */ #define SIMM16_WAITCNT_VM_CNT_START … #define SIMM16_WAITCNT_VM_CNT_SIZE … #define SIMM16_WAITCNT_EXP_CNT_START … #define SIMM16_WAITCNT_EXP_CNT_SIZE … #define SIMM16_WAITCNT_LGKM_CNT_START … #define SIMM16_WAITCNT_LGKM_CNT_SIZE … #define SIMM16_WAITCNT_VM_CNT_HI_START … #define SIMM16_WAITCNT_VM_CNT_HI_SIZE … #define SIMM16_WAITCNT_DEPCTR_SA_SDST_START … #define SIMM16_WAITCNT_DEPCTR_SA_SDST_SIZE … #define SIMM16_WAITCNT_DEPCTR_VA_VCC_START … #define SIMM16_WAITCNT_DEPCTR_VA_VCC_SIZE … #define SIMM16_WAITCNT_DEPCTR_VM_VSRC_START … #define SIMM16_WAITCNT_DEPCTR_VM_VSRC_SIZE … #define SIMM16_WAITCNT_DEPCTR_VA_SSRC_START … #define SIMM16_WAITCNT_DEPCTR_VA_SSRC_SIZE … #define SIMM16_WAITCNT_DEPCTR_VA_SDST_START … #define SIMM16_WAITCNT_DEPCTR_VA_SDST_SIZE … #define SIMM16_WAITCNT_DEPCTR_VA_VDST_START … #define SIMM16_WAITCNT_DEPCTR_VA_VDST_SIZE … /* * SQ_EDC_FUE_CNTL_BITS value */ #define SQ_EDC_FUE_CNTL_SIMD0 … #define SQ_EDC_FUE_CNTL_SIMD1 … #define SQ_EDC_FUE_CNTL_SIMD2 … #define SQ_EDC_FUE_CNTL_SIMD3 … #define SQ_EDC_FUE_CNTL_SQ … #define SQ_EDC_FUE_CNTL_LDS … #define SQ_EDC_FUE_CNTL_TD … #define SQ_EDC_FUE_CNTL_TA … #define SQ_EDC_FUE_CNTL_TCP … /******************************************************* * COMP Enums *******************************************************/ /* * CSDATA_TYPE enum */ CSDATA_TYPE; /* * CSCNTL_TYPE enum */ CSCNTL_TYPE; /* * CSDATA_TYPE_WIDTH value */ #define CSDATA_TYPE_WIDTH … /* * CSDATA_ADDR_WIDTH value */ #define CSDATA_ADDR_WIDTH … /* * CSDATA_DATA_WIDTH value */ #define CSDATA_DATA_WIDTH … /* * CSCNTL_TYPE_WIDTH value */ #define CSCNTL_TYPE_WIDTH … /* * CSCNTL_ADDR_WIDTH value */ #define CSCNTL_ADDR_WIDTH … /* * CSCNTL_DATA_WIDTH value */ #define CSCNTL_DATA_WIDTH … /******************************************************* * GE Enums *******************************************************/ /* * VGT_OUT_PRIM_TYPE enum */ VGT_OUT_PRIM_TYPE; /* * VGT_DI_PRIM_TYPE enum */ VGT_DI_PRIM_TYPE; /* * VGT_DI_SOURCE_SELECT enum */ VGT_DI_SOURCE_SELECT; /* * VGT_DI_MAJOR_MODE_SELECT enum */ VGT_DI_MAJOR_MODE_SELECT; /* * VGT_DI_INDEX_SIZE enum */ VGT_DI_INDEX_SIZE; /* * VGT_EVENT_TYPE enum */ VGT_EVENT_TYPE; /* * VGT_DMA_SWAP_MODE enum */ VGT_DMA_SWAP_MODE; /* * VGT_INDEX_TYPE_MODE enum */ VGT_INDEX_TYPE_MODE; /* * VGT_DMA_BUF_TYPE enum */ VGT_DMA_BUF_TYPE; /* * VGT_OUTPATH_SELECT enum */ VGT_OUTPATH_SELECT; /* * VGT_GRP_PRIM_TYPE enum */ VGT_GRP_PRIM_TYPE; /* * VGT_GRP_PRIM_ORDER enum */ VGT_GRP_PRIM_ORDER; /* * VGT_GROUP_CONV_SEL enum */ VGT_GROUP_CONV_SEL; /* * VGT_GS_MODE_TYPE enum */ VGT_GS_MODE_TYPE; /* * VGT_GS_CUT_MODE enum */ VGT_GS_CUT_MODE; /* * VGT_GS_OUTPRIM_TYPE enum */ VGT_GS_OUTPRIM_TYPE; /* * VGT_CACHE_INVALID_MODE enum */ VGT_CACHE_INVALID_MODE; /* * VGT_TESS_TYPE enum */ VGT_TESS_TYPE; /* * VGT_TESS_PARTITION enum */ VGT_TESS_PARTITION; /* * VGT_TESS_TOPOLOGY enum */ VGT_TESS_TOPOLOGY; /* * VGT_RDREQ_POLICY enum */ VGT_RDREQ_POLICY; /* * VGT_DIST_MODE enum */ VGT_DIST_MODE; /* * VGT_DETECT_ONE enum */ VGT_DETECT_ONE; /* * VGT_DETECT_ZERO enum */ VGT_DETECT_ZERO; /* * VGT_STAGES_LS_EN enum */ VGT_STAGES_LS_EN; /* * VGT_STAGES_HS_EN enum */ VGT_STAGES_HS_EN; /* * VGT_STAGES_ES_EN enum */ VGT_STAGES_ES_EN; /* * VGT_STAGES_GS_EN enum */ VGT_STAGES_GS_EN; /* * VGT_STAGES_VS_EN enum */ VGT_STAGES_VS_EN; /* * GE_PERFCOUNT_SELECT enum */ GE_PERFCOUNT_SELECT; /* * WD_IA_DRAW_TYPE enum */ WD_IA_DRAW_TYPE; /* * WD_IA_DRAW_REG_XFER enum */ WD_IA_DRAW_REG_XFER; /* * WD_IA_DRAW_SOURCE enum */ WD_IA_DRAW_SOURCE; /* * GS_THREADID_SIZE value */ #define GSTHREADID_SIZE … /******************************************************* * GB Enums *******************************************************/ /* * GB_EDC_DED_MODE enum */ GB_EDC_DED_MODE; /******************************************************* * GLX Enums *******************************************************/ /* * CHA_PERF_SEL enum */ CHA_PERF_SEL; /* * CHC_PERF_SEL enum */ CHC_PERF_SEL; /* * CHCG_PERF_SEL enum */ CHCG_PERF_SEL; /* * GL1A_PERF_SEL enum */ GL1A_PERF_SEL; /* * GL1C_PERF_SEL enum */ GL1C_PERF_SEL; /* * GL1CG_PERF_SEL enum */ GL1CG_PERF_SEL; /******************************************************* * TP Enums *******************************************************/ /* * TA_TC_REQ_MODES enum */ TA_TC_REQ_MODES; /* * TA_TC_ADDR_MODES enum */ TA_TC_ADDR_MODES; /* * TA_PERFCOUNT_SEL enum */ TA_PERFCOUNT_SEL; /* * TD_PERFCOUNT_SEL enum */ TD_PERFCOUNT_SEL; /* * TCP_PERFCOUNT_SELECT enum */ TCP_PERFCOUNT_SELECT; /* * TCP_CACHE_POLICIES enum */ TCP_CACHE_POLICIES; /* * TCP_CACHE_STORE_POLICIES enum */ TCP_CACHE_STORE_POLICIES; /* * TCP_WATCH_MODES enum */ TCP_WATCH_MODES; /* * TCP_DSM_DATA_SEL enum */ TCP_DSM_DATA_SEL; /* * TCP_DSM_SINGLE_WRITE enum */ TCP_DSM_SINGLE_WRITE; /* * TCP_DSM_INJECT_SEL enum */ TCP_DSM_INJECT_SEL; /* * TCP_OPCODE_TYPE enum */ TCP_OPCODE_TYPE; /******************************************************* * GL2C Enums *******************************************************/ /* * GL2C_PERF_SEL enum */ GL2C_PERF_SEL; /* * GL2A_PERF_SEL enum */ GL2A_PERF_SEL; /******************************************************* * GRBM Enums *******************************************************/ /* * GRBM_PERF_SEL enum */ GRBM_PERF_SEL; /* * GRBM_SE0_PERF_SEL enum */ GRBM_SE0_PERF_SEL; /* * GRBM_SE1_PERF_SEL enum */ GRBM_SE1_PERF_SEL; /* * GRBM_SE2_PERF_SEL enum */ GRBM_SE2_PERF_SEL; /* * GRBM_SE3_PERF_SEL enum */ GRBM_SE3_PERF_SEL; /******************************************************* * CP Enums *******************************************************/ /* * CP_RING_ID enum */ CP_RING_ID; /* * CP_PIPE_ID enum */ CP_PIPE_ID; /* * CP_ME_ID enum */ CP_ME_ID; /* * SPM_PERFMON_STATE enum */ SPM_PERFMON_STATE; /* * CP_PERFMON_STATE enum */ CP_PERFMON_STATE; /* * CP_PERFMON_ENABLE_MODE enum */ CP_PERFMON_ENABLE_MODE; /* * CPG_PERFCOUNT_SEL enum */ CPG_PERFCOUNT_SEL; /* * CPF_PERFCOUNT_SEL enum */ CPF_PERFCOUNT_SEL; /* * CPC_PERFCOUNT_SEL enum */ CPC_PERFCOUNT_SEL; /* * CP_ALPHA_TAG_RAM_SEL enum */ CP_ALPHA_TAG_RAM_SEL; /* * CPF_PERFCOUNTWINDOW_SEL enum */ CPF_PERFCOUNTWINDOW_SEL; /* * CPG_PERFCOUNTWINDOW_SEL enum */ CPG_PERFCOUNTWINDOW_SEL; /* * CPF_LATENCY_STATS_SEL enum */ CPF_LATENCY_STATS_SEL; /* * CPG_LATENCY_STATS_SEL enum */ CPG_LATENCY_STATS_SEL; /* * CPC_LATENCY_STATS_SEL enum */ CPC_LATENCY_STATS_SEL; /* * CP_DDID_CNTL_MODE enum */ CP_DDID_CNTL_MODE; /* * CP_DDID_CNTL_SIZE enum */ CP_DDID_CNTL_SIZE; /* * CP_DDID_CNTL_VMID_SEL enum */ CP_DDID_CNTL_VMID_SEL; /* * SEM_RESPONSE value */ #define SEM_ECC_ERROR … #define SEM_TRANS_ERROR … #define SEM_RESP_FAILED … #define SEM_RESP_PASSED … /* * IQ_RETRY_TYPE value */ #define IQ_QUEUE_SLEEP … #define IQ_OFFLOAD_RETRY … #define IQ_SCH_WAVE_MSG … #define IQ_SEM_REARM … #define IQ_DEQUEUE_RETRY … /* * IQ_INTR_TYPE value */ #define IQ_INTR_TYPE_PQ … #define IQ_INTR_TYPE_IB … #define IQ_INTR_TYPE_MQD … /* * VMID_SIZE value */ #define VMID_SZ … /* * CONFIG_SPACE value */ #define CONFIG_SPACE_START … #define CONFIG_SPACE_END … /* * CONFIG_SPACE1 value */ #define CONFIG_SPACE1_START … #define CONFIG_SPACE1_END … /* * CONFIG_SPACE2 value */ #define CONFIG_SPACE2_START … #define CONFIG_SPACE2_END … /* * UCONFIG_SPACE value */ #define UCONFIG_SPACE_START … #define UCONFIG_SPACE_END … /* * PERSISTENT_SPACE value */ #define PERSISTENT_SPACE_START … #define PERSISTENT_SPACE_END … /* * CONTEXT_SPACE value */ #define CONTEXT_SPACE_START … #define CONTEXT_SPACE_END … /******************************************************* * SX Enums *******************************************************/ /* * SX_BLEND_OPT enum */ SX_BLEND_OPT; /* * SX_OPT_COMB_FCN enum */ SX_OPT_COMB_FCN; /* * SX_DOWNCONVERT_FORMAT enum */ SX_DOWNCONVERT_FORMAT; /* * SX_PERFCOUNTER_VALS enum */ SX_PERFCOUNTER_VALS; /******************************************************* * DB Enums *******************************************************/ /* * ForceControl enum */ ForceControl; /* * ZSamplePosition enum */ ZSamplePosition; /* * ZOrder enum */ ZOrder; /* * ZpassControl enum */ ZpassControl; /* * ZModeForce enum */ ZModeForce; /* * ZLimitSumm enum */ ZLimitSumm; /* * CompareFrag enum */ CompareFrag; /* * StencilOp enum */ StencilOp; /* * ConservativeZExport enum */ ConservativeZExport; /* * DbPSLControl enum */ DbPSLControl; /* * DbPRTFaultBehavior enum */ DbPRTFaultBehavior; /* * PerfCounter_Vals enum */ PerfCounter_Vals; /* * RingCounterControl enum */ RingCounterControl; /* * DbMemArbWatermarks enum */ DbMemArbWatermarks; /* * DFSMFlushEvents enum */ DFSMFlushEvents; /* * PixelPipeCounterId enum */ PixelPipeCounterId; /* * PixelPipeStride enum */ PixelPipeStride; /* * FullTileWaveBreak enum */ FullTileWaveBreak; /******************************************************* * TA Enums *******************************************************/ /* * TEX_BORDER_COLOR_TYPE enum */ TEX_BORDER_COLOR_TYPE; /* * TEX_BC_SWIZZLE enum */ TEX_BC_SWIZZLE; /* * TEX_CHROMA_KEY enum */ TEX_CHROMA_KEY; /* * TEX_CLAMP enum */ TEX_CLAMP; /* * TEX_COORD_TYPE enum */ TEX_COORD_TYPE; /* * TEX_DEPTH_COMPARE_FUNCTION enum */ TEX_DEPTH_COMPARE_FUNCTION; /* * TEX_DIM enum */ TEX_DIM; /* * TEX_FORMAT_COMP enum */ TEX_FORMAT_COMP; /* * TEX_MAX_ANISO_RATIO enum */ TEX_MAX_ANISO_RATIO; /* * TEX_MIP_FILTER enum */ TEX_MIP_FILTER; /* * TEX_REQUEST_SIZE enum */ TEX_REQUEST_SIZE; /* * TEX_SAMPLER_TYPE enum */ TEX_SAMPLER_TYPE; /* * TEX_XY_FILTER enum */ TEX_XY_FILTER; /* * TEX_Z_FILTER enum */ TEX_Z_FILTER; /* * VTX_CLAMP enum */ VTX_CLAMP; /* * VTX_FETCH_TYPE enum */ VTX_FETCH_TYPE; /* * VTX_FORMAT_COMP_ALL enum */ VTX_FORMAT_COMP_ALL; /* * VTX_MEM_REQUEST_SIZE enum */ VTX_MEM_REQUEST_SIZE; /* * TVX_DATA_FORMAT enum */ TVX_DATA_FORMAT; /* * TVX_DST_SEL enum */ TVX_DST_SEL; /* * TVX_ENDIAN_SWAP enum */ TVX_ENDIAN_SWAP; /* * TVX_INST enum */ TVX_INST; /* * TVX_NUM_FORMAT_ALL enum */ TVX_NUM_FORMAT_ALL; /* * TVX_SRC_SEL enum */ TVX_SRC_SEL; /* * TVX_SRF_MODE_ALL enum */ TVX_SRF_MODE_ALL; /* * TVX_TYPE enum */ TVX_TYPE; /******************************************************* * PA Enums *******************************************************/ /* * PH_PERFCNT_SEL enum */ PH_PERFCNT_SEL; /* * SU_PERFCNT_SEL enum */ SU_PERFCNT_SEL; /* * SC_PERFCNT_SEL enum */ SC_PERFCNT_SEL; /* * SePairXsel enum */ SePairXsel; /* * SePairYsel enum */ SePairYsel; /* * SePairMap enum */ SePairMap; /* * SeXsel enum */ SeXsel; /* * SeYsel enum */ SeYsel; /* * SeMap enum */ SeMap; /* * ScXsel enum */ ScXsel; /* * ScYsel enum */ ScYsel; /* * ScMap enum */ ScMap; /* * PkrXsel2 enum */ PkrXsel2; /* * PkrXsel enum */ PkrXsel; /* * PkrYsel enum */ PkrYsel; /* * PkrMap enum */ PkrMap; /* * RbXsel enum */ RbXsel; /* * RbYsel enum */ RbYsel; /* * RbXsel2 enum */ RbXsel2; /* * RbMap enum */ RbMap; /* * BinningMode enum */ BinningMode; /* * BinSizeExtend enum */ BinSizeExtend; /* * BinMapMode enum */ BinMapMode; /* * BinEventCntl enum */ BinEventCntl; /* * CovToShaderSel enum */ CovToShaderSel; /* * ScUncertaintyRegionMode enum */ ScUncertaintyRegionMode; /******************************************************* * RMI Enums *******************************************************/ /* * RMIPerfSel enum */ RMIPerfSel; /******************************************************* * PMM Enums *******************************************************/ /* * GCRPerfSel enum */ GCRPerfSel; /******************************************************* * UTCL1 Enums *******************************************************/ /* * UTCL1PerfSel enum */ UTCL1PerfSel; /******************************************************* * SDMA Enums *******************************************************/ /* * SDMA_PERF_SEL enum */ SDMA_PERF_SEL; /******************************************************* * ADDRLIB Enums *******************************************************/ /* * NUM_PIPES_BC_ENUM enum */ NUM_PIPES_BC_ENUM; /* * NUM_BANKS_BC_ENUM enum */ NUM_BANKS_BC_ENUM; /* * SWIZZLE_TYPE_ENUM enum */ SWIZZLE_TYPE_ENUM; /* * TC_MICRO_TILE_MODE enum */ TC_MICRO_TILE_MODE; /* * SWIZZLE_MODE_ENUM enum */ SWIZZLE_MODE_ENUM; /* * SurfaceEndian enum */ SurfaceEndian; /* * ArrayMode enum */ ArrayMode; /* * NumPipes enum */ NumPipes; /* * NumBanksConfig enum */ NumBanksConfig; /* * PipeInterleaveSize enum */ PipeInterleaveSize; /* * BankInterleaveSize enum */ BankInterleaveSize; /* * NumShaderEngines enum */ NumShaderEngines; /* * NumRbPerShaderEngine enum */ NumRbPerShaderEngine; /* * NumGPUs enum */ NumGPUs; /* * NumMaxCompressedFragments enum */ NumMaxCompressedFragments; /* * ShaderEngineTileSize enum */ ShaderEngineTileSize; /* * MultiGPUTileSize enum */ MultiGPUTileSize; /* * RowSize enum */ RowSize; /* * NumLowerPipes enum */ NumLowerPipes; /* * ColorTransform enum */ ColorTransform; /* * CompareRef enum */ CompareRef; /* * ReadSize enum */ ReadSize; /* * DepthFormat enum */ DepthFormat; /* * ZFormat enum */ ZFormat; /* * StencilFormat enum */ StencilFormat; /* * CmaskMode enum */ CmaskMode; /* * QuadExportFormat enum */ QuadExportFormat; /* * QuadExportFormatOld enum */ QuadExportFormatOld; /* * ColorFormat enum */ ColorFormat; /* * SurfaceFormat enum */ SurfaceFormat; /* * IMG_NUM_FORMAT_FMASK enum */ IMG_NUM_FORMAT_FMASK; /* * IMG_NUM_FORMAT_N_IN_16 enum */ IMG_NUM_FORMAT_N_IN_16; /* * TileType enum */ TileType; /* * NonDispTilingOrder enum */ NonDispTilingOrder; /* * MicroTileMode enum */ MicroTileMode; /* * TileSplit enum */ TileSplit; /* * SampleSplit enum */ SampleSplit; /* * PipeConfig enum */ PipeConfig; /* * SeEnable enum */ SeEnable; /* * NumBanks enum */ NumBanks; /* * BankWidth enum */ BankWidth; /* * BankHeight enum */ BankHeight; /* * BankWidthHeight enum */ BankWidthHeight; /* * MacroTileAspect enum */ MacroTileAspect; /* * PipeTiling enum */ PipeTiling; /* * BankTiling enum */ BankTiling; /* * GroupInterleave enum */ GroupInterleave; /* * RowTiling enum */ RowTiling; /* * BankSwapBytes enum */ BankSwapBytes; /* * SampleSplitBytes enum */ SampleSplitBytes; /* * SurfaceNumber enum */ SurfaceNumber; /* * SurfaceSwap enum */ SurfaceSwap; /* * RoundMode enum */ RoundMode; /* * BUF_FMT enum */ BUF_FMT; /* * IMG_FMT enum */ IMG_FMT; /* * BUF_DATA_FORMAT enum */ BUF_DATA_FORMAT; /* * IMG_DATA_FORMAT enum */ IMG_DATA_FORMAT; /* * BUF_NUM_FORMAT enum */ BUF_NUM_FORMAT; /* * IMG_NUM_FORMAT enum */ IMG_NUM_FORMAT; /******************************************************* * IH Enums *******************************************************/ /* * IH_PERF_SEL enum */ IH_PERF_SEL; /* * IH_CLIENT_TYPE enum */ IH_CLIENT_TYPE; /* * IH_RING_ID enum */ IH_RING_ID; /* * IH_VF_RB_SELECT enum */ IH_VF_RB_SELECT; /* * IH_INTERFACE_TYPE enum */ IH_INTERFACE_TYPE; /******************************************************* * SEM Enums *******************************************************/ /* * SEM_PERF_SEL enum */ SEM_PERF_SEL; /******************************************************* * SMUIO Enums *******************************************************/ /* * ROM_SIGNATURE value */ #define ROM_SIGNATURE … /******************************************************* * UVD_EFC Enums *******************************************************/ /* * EFC_SURFACE_PIXEL_FORMAT enum */ EFC_SURFACE_PIXEL_FORMAT; /******************************************************* * UVD Enums *******************************************************/ /* * UVDFirmwareCommand enum */ UVDFirmwareCommand; /******************************************************* * I2C_4_ Enums *******************************************************/ /* * REVISION_ID value */ #define IP_USB_PD_REVISION_ID … #endif /*_navi10_ENUM_HEADER*/