#ifndef __VEGA10_SDMA_PKT_OPEN_H_
#define __VEGA10_SDMA_PKT_OPEN_H_
#define SDMA_OP_NOP …
#define SDMA_OP_COPY …
#define SDMA_OP_WRITE …
#define SDMA_OP_INDIRECT …
#define SDMA_OP_FENCE …
#define SDMA_OP_TRAP …
#define SDMA_OP_SEM …
#define SDMA_OP_POLL_REGMEM …
#define SDMA_OP_COND_EXE …
#define SDMA_OP_ATOMIC …
#define SDMA_OP_CONST_FILL …
#define SDMA_OP_PTEPDE …
#define SDMA_OP_TIMESTAMP …
#define SDMA_OP_SRBM_WRITE …
#define SDMA_OP_PRE_EXE …
#define SDMA_OP_DUMMY_TRAP …
#define SDMA_SUBOP_TIMESTAMP_SET …
#define SDMA_SUBOP_TIMESTAMP_GET …
#define SDMA_SUBOP_TIMESTAMP_GET_GLOBAL …
#define SDMA_SUBOP_COPY_LINEAR …
#define SDMA_SUBOP_COPY_LINEAR_SUB_WIND …
#define SDMA_SUBOP_COPY_TILED …
#define SDMA_SUBOP_COPY_TILED_SUB_WIND …
#define SDMA_SUBOP_COPY_T2T_SUB_WIND …
#define SDMA_SUBOP_COPY_SOA …
#define SDMA_SUBOP_COPY_DIRTY_PAGE …
#define SDMA_SUBOP_COPY_LINEAR_PHY …
#define SDMA_SUBOP_WRITE_LINEAR …
#define SDMA_SUBOP_WRITE_TILED …
#define SDMA_SUBOP_PTEPDE_GEN …
#define SDMA_SUBOP_PTEPDE_COPY …
#define SDMA_SUBOP_PTEPDE_RMW …
#define SDMA_SUBOP_PTEPDE_COPY_BACKWARDS …
#define SDMA_SUBOP_DATA_FILL_MULTI …
#define SDMA_SUBOP_POLL_REG_WRITE_MEM …
#define SDMA_SUBOP_POLL_DBIT_WRITE_MEM …
#define SDMA_SUBOP_POLL_MEM_VERIFY …
#define HEADER_AGENT_DISPATCH …
#define HEADER_BARRIER …
#define SDMA_OP_AQL_COPY …
#define SDMA_OP_AQL_BARRIER_OR …
#define SDMA_PKT_HEADER_op_offset …
#define SDMA_PKT_HEADER_op_mask …
#define SDMA_PKT_HEADER_op_shift …
#define SDMA_PKT_HEADER_OP(x) …
#define SDMA_PKT_HEADER_sub_op_offset …
#define SDMA_PKT_HEADER_sub_op_mask …
#define SDMA_PKT_HEADER_sub_op_shift …
#define SDMA_PKT_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_LINEAR_HEADER_op_offset …
#define SDMA_PKT_COPY_LINEAR_HEADER_op_mask …
#define SDMA_PKT_COPY_LINEAR_HEADER_op_shift …
#define SDMA_PKT_COPY_LINEAR_HEADER_OP(x) …
#define SDMA_PKT_COPY_LINEAR_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_LINEAR_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_LINEAR_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_LINEAR_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_LINEAR_HEADER_encrypt_offset …
#define SDMA_PKT_COPY_LINEAR_HEADER_encrypt_mask …
#define SDMA_PKT_COPY_LINEAR_HEADER_encrypt_shift …
#define SDMA_PKT_COPY_LINEAR_HEADER_ENCRYPT(x) …
#define SDMA_PKT_COPY_LINEAR_HEADER_tmz_offset …
#define SDMA_PKT_COPY_LINEAR_HEADER_tmz_mask …
#define SDMA_PKT_COPY_LINEAR_HEADER_tmz_shift …
#define SDMA_PKT_COPY_LINEAR_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_LINEAR_HEADER_broadcast_offset …
#define SDMA_PKT_COPY_LINEAR_HEADER_broadcast_mask …
#define SDMA_PKT_COPY_LINEAR_HEADER_broadcast_shift …
#define SDMA_PKT_COPY_LINEAR_HEADER_BROADCAST(x) …
#define SDMA_PKT_COPY_LINEAR_COUNT_count_offset …
#define SDMA_PKT_COPY_LINEAR_COUNT_count_mask …
#define SDMA_PKT_COPY_LINEAR_COUNT_count_shift …
#define SDMA_PKT_COPY_LINEAR_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_offset …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_mask …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_dst_sw_shift …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_DST_SW(x) …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_offset …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_mask …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_src_sw_shift …
#define SDMA_PKT_COPY_LINEAR_PARAMETER_SRC_SW(x) …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_COPY_LINEAR_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_COPY_LINEAR_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_op_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_op_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_op_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_OP(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_tmz_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_tmz_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_tmz_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_all_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_all_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_all_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_HEADER_ALL(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_COUNT_count_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_COUNT_count_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_COUNT_count_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_sw_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_sw_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_sw_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_DST_SW(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_gcc_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_gcc_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_gcc_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_DST_GCC(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_sys_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_sys_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_sys_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_DST_SYS(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_snoop_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_snoop_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_snoop_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_DST_SNOOP(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_gpa_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_gpa_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_dst_gpa_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_DST_GPA(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_sw_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_sw_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_sw_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_SRC_SW(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_sys_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_sys_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_sys_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_SRC_SYS(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_snoop_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_snoop_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_snoop_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_SRC_SNOOP(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_gpa_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_gpa_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_src_gpa_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_PARAMETER_SRC_GPA(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_COPY_DIRTY_PAGE_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_op_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_op_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_op_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_OP(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_tmz_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_tmz_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_tmz_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_COUNT_count_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_COUNT_count_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_COUNT_count_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_sw_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_sw_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_sw_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_DST_SW(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_gcc_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_gcc_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_gcc_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_DST_GCC(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_sys_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_sys_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_sys_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_DST_SYS(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_log_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_log_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_log_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_DST_LOG(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_snoop_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_snoop_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_snoop_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_DST_SNOOP(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_gpa_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_gpa_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_dst_gpa_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_DST_GPA(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_sw_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_sw_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_sw_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_SRC_SW(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_gcc_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_gcc_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_gcc_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_SRC_GCC(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_sys_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_sys_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_sys_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_SRC_SYS(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_snoop_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_snoop_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_snoop_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_SRC_SNOOP(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_gpa_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_gpa_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_src_gpa_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_PARAMETER_SRC_GPA(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_COPY_PHYSICAL_LINEAR_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_op_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_OP(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_encrypt_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_encrypt_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_encrypt_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_ENCRYPT(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_tmz_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_tmz_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_tmz_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_broadcast_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_HEADER_BROADCAST(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_count_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst2_sw_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_DST2_SW(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_dst1_sw_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_DST1_SW(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_src_sw_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_PARAMETER_SRC_SW(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_dst1_addr_31_0_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_LO_DST1_ADDR_31_0(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_dst1_addr_63_32_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST1_ADDR_HI_DST1_ADDR_63_32(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_dst2_addr_31_0_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_LO_DST2_ADDR_31_0(x) …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_offset …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_mask …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_dst2_addr_63_32_shift …
#define SDMA_PKT_COPY_BROADCAST_LINEAR_DST2_ADDR_HI_DST2_ADDR_63_32(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_op_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_OP(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_tmz_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_tmz_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_tmz_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_elementsize_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_HEADER_ELEMENTSIZE(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_x_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_SRC_X(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_src_y_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_3_SRC_Y(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_z_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_SRC_Z(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_src_pitch_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_4_SRC_PITCH(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_src_slice_pitch_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_5_SRC_SLICE_PITCH(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_x_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_DST_X(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_dst_y_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_8_DST_Y(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_z_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_DST_Z(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_dst_pitch_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_9_DST_PITCH(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_dst_slice_pitch_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_10_DST_SLICE_PITCH(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_x_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_RECT_X(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_rect_y_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_11_RECT_Y(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_rect_z_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_RECT_Z(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_dst_sw_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_DST_SW(x) …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_offset …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_mask …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_src_sw_shift …
#define SDMA_PKT_COPY_LINEAR_SUBWIN_DW_12_SRC_SW(x) …
#define SDMA_PKT_COPY_TILED_HEADER_op_offset …
#define SDMA_PKT_COPY_TILED_HEADER_op_mask …
#define SDMA_PKT_COPY_TILED_HEADER_op_shift …
#define SDMA_PKT_COPY_TILED_HEADER_OP(x) …
#define SDMA_PKT_COPY_TILED_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_TILED_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_TILED_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_TILED_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_TILED_HEADER_encrypt_offset …
#define SDMA_PKT_COPY_TILED_HEADER_encrypt_mask …
#define SDMA_PKT_COPY_TILED_HEADER_encrypt_shift …
#define SDMA_PKT_COPY_TILED_HEADER_ENCRYPT(x) …
#define SDMA_PKT_COPY_TILED_HEADER_tmz_offset …
#define SDMA_PKT_COPY_TILED_HEADER_tmz_mask …
#define SDMA_PKT_COPY_TILED_HEADER_tmz_shift …
#define SDMA_PKT_COPY_TILED_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_TILED_HEADER_mip_max_offset …
#define SDMA_PKT_COPY_TILED_HEADER_mip_max_mask …
#define SDMA_PKT_COPY_TILED_HEADER_mip_max_shift …
#define SDMA_PKT_COPY_TILED_HEADER_MIP_MAX(x) …
#define SDMA_PKT_COPY_TILED_HEADER_detile_offset …
#define SDMA_PKT_COPY_TILED_HEADER_detile_mask …
#define SDMA_PKT_COPY_TILED_HEADER_detile_shift …
#define SDMA_PKT_COPY_TILED_HEADER_DETILE(x) …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_offset …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_mask …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_tiled_addr_31_0_shift …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_LO_TILED_ADDR_31_0(x) …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_offset …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_mask …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_tiled_addr_63_32_shift …
#define SDMA_PKT_COPY_TILED_TILED_ADDR_HI_TILED_ADDR_63_32(x) …
#define SDMA_PKT_COPY_TILED_DW_3_width_offset …
#define SDMA_PKT_COPY_TILED_DW_3_width_mask …
#define SDMA_PKT_COPY_TILED_DW_3_width_shift …
#define SDMA_PKT_COPY_TILED_DW_3_WIDTH(x) …
#define SDMA_PKT_COPY_TILED_DW_4_height_offset …
#define SDMA_PKT_COPY_TILED_DW_4_height_mask …
#define SDMA_PKT_COPY_TILED_DW_4_height_shift …
#define SDMA_PKT_COPY_TILED_DW_4_HEIGHT(x) …
#define SDMA_PKT_COPY_TILED_DW_4_depth_offset …
#define SDMA_PKT_COPY_TILED_DW_4_depth_mask …
#define SDMA_PKT_COPY_TILED_DW_4_depth_shift …
#define SDMA_PKT_COPY_TILED_DW_4_DEPTH(x) …
#define SDMA_PKT_COPY_TILED_DW_5_element_size_offset …
#define SDMA_PKT_COPY_TILED_DW_5_element_size_mask …
#define SDMA_PKT_COPY_TILED_DW_5_element_size_shift …
#define SDMA_PKT_COPY_TILED_DW_5_ELEMENT_SIZE(x) …
#define SDMA_PKT_COPY_TILED_DW_5_swizzle_mode_offset …
#define SDMA_PKT_COPY_TILED_DW_5_swizzle_mode_mask …
#define SDMA_PKT_COPY_TILED_DW_5_swizzle_mode_shift …
#define SDMA_PKT_COPY_TILED_DW_5_SWIZZLE_MODE(x) …
#define SDMA_PKT_COPY_TILED_DW_5_dimension_offset …
#define SDMA_PKT_COPY_TILED_DW_5_dimension_mask …
#define SDMA_PKT_COPY_TILED_DW_5_dimension_shift …
#define SDMA_PKT_COPY_TILED_DW_5_DIMENSION(x) …
#define SDMA_PKT_COPY_TILED_DW_5_epitch_offset …
#define SDMA_PKT_COPY_TILED_DW_5_epitch_mask …
#define SDMA_PKT_COPY_TILED_DW_5_epitch_shift …
#define SDMA_PKT_COPY_TILED_DW_5_EPITCH(x) …
#define SDMA_PKT_COPY_TILED_DW_6_x_offset …
#define SDMA_PKT_COPY_TILED_DW_6_x_mask …
#define SDMA_PKT_COPY_TILED_DW_6_x_shift …
#define SDMA_PKT_COPY_TILED_DW_6_X(x) …
#define SDMA_PKT_COPY_TILED_DW_6_y_offset …
#define SDMA_PKT_COPY_TILED_DW_6_y_mask …
#define SDMA_PKT_COPY_TILED_DW_6_y_shift …
#define SDMA_PKT_COPY_TILED_DW_6_Y(x) …
#define SDMA_PKT_COPY_TILED_DW_7_z_offset …
#define SDMA_PKT_COPY_TILED_DW_7_z_mask …
#define SDMA_PKT_COPY_TILED_DW_7_z_shift …
#define SDMA_PKT_COPY_TILED_DW_7_Z(x) …
#define SDMA_PKT_COPY_TILED_DW_7_linear_sw_offset …
#define SDMA_PKT_COPY_TILED_DW_7_linear_sw_mask …
#define SDMA_PKT_COPY_TILED_DW_7_linear_sw_shift …
#define SDMA_PKT_COPY_TILED_DW_7_LINEAR_SW(x) …
#define SDMA_PKT_COPY_TILED_DW_7_tile_sw_offset …
#define SDMA_PKT_COPY_TILED_DW_7_tile_sw_mask …
#define SDMA_PKT_COPY_TILED_DW_7_tile_sw_shift …
#define SDMA_PKT_COPY_TILED_DW_7_TILE_SW(x) …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_offset …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_mask …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_linear_addr_31_0_shift …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_offset …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_mask …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_linear_addr_63_32_shift …
#define SDMA_PKT_COPY_TILED_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) …
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_offset …
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_mask …
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_linear_pitch_shift …
#define SDMA_PKT_COPY_TILED_LINEAR_PITCH_LINEAR_PITCH(x) …
#define SDMA_PKT_COPY_TILED_LINEAR_SLICE_PITCH_linear_slice_pitch_offset …
#define SDMA_PKT_COPY_TILED_LINEAR_SLICE_PITCH_linear_slice_pitch_mask …
#define SDMA_PKT_COPY_TILED_LINEAR_SLICE_PITCH_linear_slice_pitch_shift …
#define SDMA_PKT_COPY_TILED_LINEAR_SLICE_PITCH_LINEAR_SLICE_PITCH(x) …
#define SDMA_PKT_COPY_TILED_COUNT_count_offset …
#define SDMA_PKT_COPY_TILED_COUNT_count_mask …
#define SDMA_PKT_COPY_TILED_COUNT_count_shift …
#define SDMA_PKT_COPY_TILED_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_op_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_OP(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_encrypt_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_encrypt_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_encrypt_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_ENCRYPT(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_tmz_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_tmz_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_tmz_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_mip_max_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_mip_max_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_mip_max_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_MIP_MAX(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_videocopy_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_VIDEOCOPY(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_broadcast_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_HEADER_BROADCAST(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_tiled_addr0_31_0_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_0_TILED_ADDR0_31_0(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_tiled_addr0_63_32_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_0_TILED_ADDR0_63_32(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_tiled_addr1_31_0_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_LO_1_TILED_ADDR1_31_0(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_tiled_addr1_63_32_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_TILED_ADDR_HI_1_TILED_ADDR1_63_32(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_width_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_width_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_width_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_5_WIDTH(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_height_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_height_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_height_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_HEIGHT(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_depth_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_depth_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_depth_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_6_DEPTH(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_element_size_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_ELEMENT_SIZE(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_swizzle_mode_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_swizzle_mode_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_swizzle_mode_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_SWIZZLE_MODE(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_dimension_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_dimension_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_dimension_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_DIMENSION(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_epitch_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_epitch_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_epitch_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_7_EPITCH(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_x_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_X(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_y_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_8_Y(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_z_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_9_Z(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_dst2_sw_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_DST2_SW(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_linear_sw_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_LINEAR_SW(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_tile_sw_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_DW_10_TILE_SW(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_linear_addr_31_0_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_linear_addr_63_32_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_linear_pitch_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_PITCH_LINEAR_PITCH(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_SLICE_PITCH_linear_slice_pitch_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_SLICE_PITCH_linear_slice_pitch_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_SLICE_PITCH_linear_slice_pitch_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_LINEAR_SLICE_PITCH_LINEAR_SLICE_PITCH(x) …
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_offset …
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_mask …
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_count_shift …
#define SDMA_PKT_COPY_L2T_BROADCAST_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_T2T_HEADER_op_offset …
#define SDMA_PKT_COPY_T2T_HEADER_op_mask …
#define SDMA_PKT_COPY_T2T_HEADER_op_shift …
#define SDMA_PKT_COPY_T2T_HEADER_OP(x) …
#define SDMA_PKT_COPY_T2T_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_T2T_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_T2T_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_T2T_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_T2T_HEADER_tmz_offset …
#define SDMA_PKT_COPY_T2T_HEADER_tmz_mask …
#define SDMA_PKT_COPY_T2T_HEADER_tmz_shift …
#define SDMA_PKT_COPY_T2T_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_T2T_HEADER_mip_max_offset …
#define SDMA_PKT_COPY_T2T_HEADER_mip_max_mask …
#define SDMA_PKT_COPY_T2T_HEADER_mip_max_shift …
#define SDMA_PKT_COPY_T2T_HEADER_MIP_MAX(x) …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_COPY_T2T_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_COPY_T2T_DW_3_src_x_offset …
#define SDMA_PKT_COPY_T2T_DW_3_src_x_mask …
#define SDMA_PKT_COPY_T2T_DW_3_src_x_shift …
#define SDMA_PKT_COPY_T2T_DW_3_SRC_X(x) …
#define SDMA_PKT_COPY_T2T_DW_3_src_y_offset …
#define SDMA_PKT_COPY_T2T_DW_3_src_y_mask …
#define SDMA_PKT_COPY_T2T_DW_3_src_y_shift …
#define SDMA_PKT_COPY_T2T_DW_3_SRC_Y(x) …
#define SDMA_PKT_COPY_T2T_DW_4_src_z_offset …
#define SDMA_PKT_COPY_T2T_DW_4_src_z_mask …
#define SDMA_PKT_COPY_T2T_DW_4_src_z_shift …
#define SDMA_PKT_COPY_T2T_DW_4_SRC_Z(x) …
#define SDMA_PKT_COPY_T2T_DW_4_src_width_offset …
#define SDMA_PKT_COPY_T2T_DW_4_src_width_mask …
#define SDMA_PKT_COPY_T2T_DW_4_src_width_shift …
#define SDMA_PKT_COPY_T2T_DW_4_SRC_WIDTH(x) …
#define SDMA_PKT_COPY_T2T_DW_5_src_height_offset …
#define SDMA_PKT_COPY_T2T_DW_5_src_height_mask …
#define SDMA_PKT_COPY_T2T_DW_5_src_height_shift …
#define SDMA_PKT_COPY_T2T_DW_5_SRC_HEIGHT(x) …
#define SDMA_PKT_COPY_T2T_DW_5_src_depth_offset …
#define SDMA_PKT_COPY_T2T_DW_5_src_depth_mask …
#define SDMA_PKT_COPY_T2T_DW_5_src_depth_shift …
#define SDMA_PKT_COPY_T2T_DW_5_SRC_DEPTH(x) …
#define SDMA_PKT_COPY_T2T_DW_6_src_element_size_offset …
#define SDMA_PKT_COPY_T2T_DW_6_src_element_size_mask …
#define SDMA_PKT_COPY_T2T_DW_6_src_element_size_shift …
#define SDMA_PKT_COPY_T2T_DW_6_SRC_ELEMENT_SIZE(x) …
#define SDMA_PKT_COPY_T2T_DW_6_src_swizzle_mode_offset …
#define SDMA_PKT_COPY_T2T_DW_6_src_swizzle_mode_mask …
#define SDMA_PKT_COPY_T2T_DW_6_src_swizzle_mode_shift …
#define SDMA_PKT_COPY_T2T_DW_6_SRC_SWIZZLE_MODE(x) …
#define SDMA_PKT_COPY_T2T_DW_6_src_dimension_offset …
#define SDMA_PKT_COPY_T2T_DW_6_src_dimension_mask …
#define SDMA_PKT_COPY_T2T_DW_6_src_dimension_shift …
#define SDMA_PKT_COPY_T2T_DW_6_SRC_DIMENSION(x) …
#define SDMA_PKT_COPY_T2T_DW_6_src_epitch_offset …
#define SDMA_PKT_COPY_T2T_DW_6_src_epitch_mask …
#define SDMA_PKT_COPY_T2T_DW_6_src_epitch_shift …
#define SDMA_PKT_COPY_T2T_DW_6_SRC_EPITCH(x) …
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_COPY_T2T_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_COPY_T2T_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_COPY_T2T_DW_9_dst_x_offset …
#define SDMA_PKT_COPY_T2T_DW_9_dst_x_mask …
#define SDMA_PKT_COPY_T2T_DW_9_dst_x_shift …
#define SDMA_PKT_COPY_T2T_DW_9_DST_X(x) …
#define SDMA_PKT_COPY_T2T_DW_9_dst_y_offset …
#define SDMA_PKT_COPY_T2T_DW_9_dst_y_mask …
#define SDMA_PKT_COPY_T2T_DW_9_dst_y_shift …
#define SDMA_PKT_COPY_T2T_DW_9_DST_Y(x) …
#define SDMA_PKT_COPY_T2T_DW_10_dst_z_offset …
#define SDMA_PKT_COPY_T2T_DW_10_dst_z_mask …
#define SDMA_PKT_COPY_T2T_DW_10_dst_z_shift …
#define SDMA_PKT_COPY_T2T_DW_10_DST_Z(x) …
#define SDMA_PKT_COPY_T2T_DW_10_dst_width_offset …
#define SDMA_PKT_COPY_T2T_DW_10_dst_width_mask …
#define SDMA_PKT_COPY_T2T_DW_10_dst_width_shift …
#define SDMA_PKT_COPY_T2T_DW_10_DST_WIDTH(x) …
#define SDMA_PKT_COPY_T2T_DW_11_dst_height_offset …
#define SDMA_PKT_COPY_T2T_DW_11_dst_height_mask …
#define SDMA_PKT_COPY_T2T_DW_11_dst_height_shift …
#define SDMA_PKT_COPY_T2T_DW_11_DST_HEIGHT(x) …
#define SDMA_PKT_COPY_T2T_DW_11_dst_depth_offset …
#define SDMA_PKT_COPY_T2T_DW_11_dst_depth_mask …
#define SDMA_PKT_COPY_T2T_DW_11_dst_depth_shift …
#define SDMA_PKT_COPY_T2T_DW_11_DST_DEPTH(x) …
#define SDMA_PKT_COPY_T2T_DW_12_dst_element_size_offset …
#define SDMA_PKT_COPY_T2T_DW_12_dst_element_size_mask …
#define SDMA_PKT_COPY_T2T_DW_12_dst_element_size_shift …
#define SDMA_PKT_COPY_T2T_DW_12_DST_ELEMENT_SIZE(x) …
#define SDMA_PKT_COPY_T2T_DW_12_dst_swizzle_mode_offset …
#define SDMA_PKT_COPY_T2T_DW_12_dst_swizzle_mode_mask …
#define SDMA_PKT_COPY_T2T_DW_12_dst_swizzle_mode_shift …
#define SDMA_PKT_COPY_T2T_DW_12_DST_SWIZZLE_MODE(x) …
#define SDMA_PKT_COPY_T2T_DW_12_dst_dimension_offset …
#define SDMA_PKT_COPY_T2T_DW_12_dst_dimension_mask …
#define SDMA_PKT_COPY_T2T_DW_12_dst_dimension_shift …
#define SDMA_PKT_COPY_T2T_DW_12_DST_DIMENSION(x) …
#define SDMA_PKT_COPY_T2T_DW_12_dst_epitch_offset …
#define SDMA_PKT_COPY_T2T_DW_12_dst_epitch_mask …
#define SDMA_PKT_COPY_T2T_DW_12_dst_epitch_shift …
#define SDMA_PKT_COPY_T2T_DW_12_DST_EPITCH(x) …
#define SDMA_PKT_COPY_T2T_DW_13_rect_x_offset …
#define SDMA_PKT_COPY_T2T_DW_13_rect_x_mask …
#define SDMA_PKT_COPY_T2T_DW_13_rect_x_shift …
#define SDMA_PKT_COPY_T2T_DW_13_RECT_X(x) …
#define SDMA_PKT_COPY_T2T_DW_13_rect_y_offset …
#define SDMA_PKT_COPY_T2T_DW_13_rect_y_mask …
#define SDMA_PKT_COPY_T2T_DW_13_rect_y_shift …
#define SDMA_PKT_COPY_T2T_DW_13_RECT_Y(x) …
#define SDMA_PKT_COPY_T2T_DW_14_rect_z_offset …
#define SDMA_PKT_COPY_T2T_DW_14_rect_z_mask …
#define SDMA_PKT_COPY_T2T_DW_14_rect_z_shift …
#define SDMA_PKT_COPY_T2T_DW_14_RECT_Z(x) …
#define SDMA_PKT_COPY_T2T_DW_14_dst_sw_offset …
#define SDMA_PKT_COPY_T2T_DW_14_dst_sw_mask …
#define SDMA_PKT_COPY_T2T_DW_14_dst_sw_shift …
#define SDMA_PKT_COPY_T2T_DW_14_DST_SW(x) …
#define SDMA_PKT_COPY_T2T_DW_14_src_sw_offset …
#define SDMA_PKT_COPY_T2T_DW_14_src_sw_mask …
#define SDMA_PKT_COPY_T2T_DW_14_src_sw_shift …
#define SDMA_PKT_COPY_T2T_DW_14_SRC_SW(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_op_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_OP(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_tmz_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_tmz_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_tmz_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_mip_max_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_mip_max_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_mip_max_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_MIP_MAX(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_mip_id_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_mip_id_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_mip_id_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_MIP_ID(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_detile_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_HEADER_DETILE(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_tiled_addr_31_0_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_LO_TILED_ADDR_31_0(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_tiled_addr_63_32_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_TILED_ADDR_HI_TILED_ADDR_63_32(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_x_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_TILED_X(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_tiled_y_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_3_TILED_Y(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_tiled_z_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_TILED_Z(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_width_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_width_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_width_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_4_WIDTH(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_height_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_height_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_height_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_HEIGHT(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_depth_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_depth_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_depth_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_5_DEPTH(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_element_size_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_ELEMENT_SIZE(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_swizzle_mode_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_swizzle_mode_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_swizzle_mode_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_SWIZZLE_MODE(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_dimension_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_dimension_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_dimension_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_DIMENSION(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_epitch_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_epitch_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_epitch_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_6_EPITCH(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_linear_addr_31_0_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_linear_addr_63_32_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_x_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_LINEAR_X(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_linear_y_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_9_LINEAR_Y(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_z_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_LINEAR_Z(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_linear_pitch_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_10_LINEAR_PITCH(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_linear_slice_pitch_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_11_LINEAR_SLICE_PITCH(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_x_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_RECT_X(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_rect_y_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_12_RECT_Y(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_rect_z_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_RECT_Z(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_linear_sw_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_LINEAR_SW(x) …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_offset …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_mask …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_tile_sw_shift …
#define SDMA_PKT_COPY_TILED_SUBWIN_DW_13_TILE_SW(x) …
#define SDMA_PKT_COPY_STRUCT_HEADER_op_offset …
#define SDMA_PKT_COPY_STRUCT_HEADER_op_mask …
#define SDMA_PKT_COPY_STRUCT_HEADER_op_shift …
#define SDMA_PKT_COPY_STRUCT_HEADER_OP(x) …
#define SDMA_PKT_COPY_STRUCT_HEADER_sub_op_offset …
#define SDMA_PKT_COPY_STRUCT_HEADER_sub_op_mask …
#define SDMA_PKT_COPY_STRUCT_HEADER_sub_op_shift …
#define SDMA_PKT_COPY_STRUCT_HEADER_SUB_OP(x) …
#define SDMA_PKT_COPY_STRUCT_HEADER_tmz_offset …
#define SDMA_PKT_COPY_STRUCT_HEADER_tmz_mask …
#define SDMA_PKT_COPY_STRUCT_HEADER_tmz_shift …
#define SDMA_PKT_COPY_STRUCT_HEADER_TMZ(x) …
#define SDMA_PKT_COPY_STRUCT_HEADER_detile_offset …
#define SDMA_PKT_COPY_STRUCT_HEADER_detile_mask …
#define SDMA_PKT_COPY_STRUCT_HEADER_detile_shift …
#define SDMA_PKT_COPY_STRUCT_HEADER_DETILE(x) …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_offset …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_mask …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_sb_addr_31_0_shift …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_LO_SB_ADDR_31_0(x) …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_offset …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_mask …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_sb_addr_63_32_shift …
#define SDMA_PKT_COPY_STRUCT_SB_ADDR_HI_SB_ADDR_63_32(x) …
#define SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_offset …
#define SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_mask …
#define SDMA_PKT_COPY_STRUCT_START_INDEX_start_index_shift …
#define SDMA_PKT_COPY_STRUCT_START_INDEX_START_INDEX(x) …
#define SDMA_PKT_COPY_STRUCT_COUNT_count_offset …
#define SDMA_PKT_COPY_STRUCT_COUNT_count_mask …
#define SDMA_PKT_COPY_STRUCT_COUNT_count_shift …
#define SDMA_PKT_COPY_STRUCT_COUNT_COUNT(x) …
#define SDMA_PKT_COPY_STRUCT_DW_5_stride_offset …
#define SDMA_PKT_COPY_STRUCT_DW_5_stride_mask …
#define SDMA_PKT_COPY_STRUCT_DW_5_stride_shift …
#define SDMA_PKT_COPY_STRUCT_DW_5_STRIDE(x) …
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_offset …
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_mask …
#define SDMA_PKT_COPY_STRUCT_DW_5_linear_sw_shift …
#define SDMA_PKT_COPY_STRUCT_DW_5_LINEAR_SW(x) …
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_offset …
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_mask …
#define SDMA_PKT_COPY_STRUCT_DW_5_struct_sw_shift …
#define SDMA_PKT_COPY_STRUCT_DW_5_STRUCT_SW(x) …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_offset …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_mask …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_linear_addr_31_0_shift …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_LO_LINEAR_ADDR_31_0(x) …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_offset …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_mask …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_linear_addr_63_32_shift …
#define SDMA_PKT_COPY_STRUCT_LINEAR_ADDR_HI_LINEAR_ADDR_63_32(x) …
#define SDMA_PKT_WRITE_UNTILED_HEADER_op_offset …
#define SDMA_PKT_WRITE_UNTILED_HEADER_op_mask …
#define SDMA_PKT_WRITE_UNTILED_HEADER_op_shift …
#define SDMA_PKT_WRITE_UNTILED_HEADER_OP(x) …
#define SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_offset …
#define SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_mask …
#define SDMA_PKT_WRITE_UNTILED_HEADER_sub_op_shift …
#define SDMA_PKT_WRITE_UNTILED_HEADER_SUB_OP(x) …
#define SDMA_PKT_WRITE_UNTILED_HEADER_encrypt_offset …
#define SDMA_PKT_WRITE_UNTILED_HEADER_encrypt_mask …
#define SDMA_PKT_WRITE_UNTILED_HEADER_encrypt_shift …
#define SDMA_PKT_WRITE_UNTILED_HEADER_ENCRYPT(x) …
#define SDMA_PKT_WRITE_UNTILED_HEADER_tmz_offset …
#define SDMA_PKT_WRITE_UNTILED_HEADER_tmz_mask …
#define SDMA_PKT_WRITE_UNTILED_HEADER_tmz_shift …
#define SDMA_PKT_WRITE_UNTILED_HEADER_TMZ(x) …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_WRITE_UNTILED_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_WRITE_UNTILED_DW_3_count_offset …
#define SDMA_PKT_WRITE_UNTILED_DW_3_count_mask …
#define SDMA_PKT_WRITE_UNTILED_DW_3_count_shift …
#define SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(x) …
#define SDMA_PKT_WRITE_UNTILED_DW_3_sw_offset …
#define SDMA_PKT_WRITE_UNTILED_DW_3_sw_mask …
#define SDMA_PKT_WRITE_UNTILED_DW_3_sw_shift …
#define SDMA_PKT_WRITE_UNTILED_DW_3_SW(x) …
#define SDMA_PKT_WRITE_UNTILED_DATA0_data0_offset …
#define SDMA_PKT_WRITE_UNTILED_DATA0_data0_mask …
#define SDMA_PKT_WRITE_UNTILED_DATA0_data0_shift …
#define SDMA_PKT_WRITE_UNTILED_DATA0_DATA0(x) …
#define SDMA_PKT_WRITE_TILED_HEADER_op_offset …
#define SDMA_PKT_WRITE_TILED_HEADER_op_mask …
#define SDMA_PKT_WRITE_TILED_HEADER_op_shift …
#define SDMA_PKT_WRITE_TILED_HEADER_OP(x) …
#define SDMA_PKT_WRITE_TILED_HEADER_sub_op_offset …
#define SDMA_PKT_WRITE_TILED_HEADER_sub_op_mask …
#define SDMA_PKT_WRITE_TILED_HEADER_sub_op_shift …
#define SDMA_PKT_WRITE_TILED_HEADER_SUB_OP(x) …
#define SDMA_PKT_WRITE_TILED_HEADER_encrypt_offset …
#define SDMA_PKT_WRITE_TILED_HEADER_encrypt_mask …
#define SDMA_PKT_WRITE_TILED_HEADER_encrypt_shift …
#define SDMA_PKT_WRITE_TILED_HEADER_ENCRYPT(x) …
#define SDMA_PKT_WRITE_TILED_HEADER_tmz_offset …
#define SDMA_PKT_WRITE_TILED_HEADER_tmz_mask …
#define SDMA_PKT_WRITE_TILED_HEADER_tmz_shift …
#define SDMA_PKT_WRITE_TILED_HEADER_TMZ(x) …
#define SDMA_PKT_WRITE_TILED_HEADER_mip_max_offset …
#define SDMA_PKT_WRITE_TILED_HEADER_mip_max_mask …
#define SDMA_PKT_WRITE_TILED_HEADER_mip_max_shift …
#define SDMA_PKT_WRITE_TILED_HEADER_MIP_MAX(x) …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_WRITE_TILED_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_WRITE_TILED_DW_3_width_offset …
#define SDMA_PKT_WRITE_TILED_DW_3_width_mask …
#define SDMA_PKT_WRITE_TILED_DW_3_width_shift …
#define SDMA_PKT_WRITE_TILED_DW_3_WIDTH(x) …
#define SDMA_PKT_WRITE_TILED_DW_4_height_offset …
#define SDMA_PKT_WRITE_TILED_DW_4_height_mask …
#define SDMA_PKT_WRITE_TILED_DW_4_height_shift …
#define SDMA_PKT_WRITE_TILED_DW_4_HEIGHT(x) …
#define SDMA_PKT_WRITE_TILED_DW_4_depth_offset …
#define SDMA_PKT_WRITE_TILED_DW_4_depth_mask …
#define SDMA_PKT_WRITE_TILED_DW_4_depth_shift …
#define SDMA_PKT_WRITE_TILED_DW_4_DEPTH(x) …
#define SDMA_PKT_WRITE_TILED_DW_5_element_size_offset …
#define SDMA_PKT_WRITE_TILED_DW_5_element_size_mask …
#define SDMA_PKT_WRITE_TILED_DW_5_element_size_shift …
#define SDMA_PKT_WRITE_TILED_DW_5_ELEMENT_SIZE(x) …
#define SDMA_PKT_WRITE_TILED_DW_5_swizzle_mode_offset …
#define SDMA_PKT_WRITE_TILED_DW_5_swizzle_mode_mask …
#define SDMA_PKT_WRITE_TILED_DW_5_swizzle_mode_shift …
#define SDMA_PKT_WRITE_TILED_DW_5_SWIZZLE_MODE(x) …
#define SDMA_PKT_WRITE_TILED_DW_5_dimension_offset …
#define SDMA_PKT_WRITE_TILED_DW_5_dimension_mask …
#define SDMA_PKT_WRITE_TILED_DW_5_dimension_shift …
#define SDMA_PKT_WRITE_TILED_DW_5_DIMENSION(x) …
#define SDMA_PKT_WRITE_TILED_DW_5_epitch_offset …
#define SDMA_PKT_WRITE_TILED_DW_5_epitch_mask …
#define SDMA_PKT_WRITE_TILED_DW_5_epitch_shift …
#define SDMA_PKT_WRITE_TILED_DW_5_EPITCH(x) …
#define SDMA_PKT_WRITE_TILED_DW_6_x_offset …
#define SDMA_PKT_WRITE_TILED_DW_6_x_mask …
#define SDMA_PKT_WRITE_TILED_DW_6_x_shift …
#define SDMA_PKT_WRITE_TILED_DW_6_X(x) …
#define SDMA_PKT_WRITE_TILED_DW_6_y_offset …
#define SDMA_PKT_WRITE_TILED_DW_6_y_mask …
#define SDMA_PKT_WRITE_TILED_DW_6_y_shift …
#define SDMA_PKT_WRITE_TILED_DW_6_Y(x) …
#define SDMA_PKT_WRITE_TILED_DW_7_z_offset …
#define SDMA_PKT_WRITE_TILED_DW_7_z_mask …
#define SDMA_PKT_WRITE_TILED_DW_7_z_shift …
#define SDMA_PKT_WRITE_TILED_DW_7_Z(x) …
#define SDMA_PKT_WRITE_TILED_DW_7_sw_offset …
#define SDMA_PKT_WRITE_TILED_DW_7_sw_mask …
#define SDMA_PKT_WRITE_TILED_DW_7_sw_shift …
#define SDMA_PKT_WRITE_TILED_DW_7_SW(x) …
#define SDMA_PKT_WRITE_TILED_COUNT_count_offset …
#define SDMA_PKT_WRITE_TILED_COUNT_count_mask …
#define SDMA_PKT_WRITE_TILED_COUNT_count_shift …
#define SDMA_PKT_WRITE_TILED_COUNT_COUNT(x) …
#define SDMA_PKT_WRITE_TILED_DATA0_data0_offset …
#define SDMA_PKT_WRITE_TILED_DATA0_data0_mask …
#define SDMA_PKT_WRITE_TILED_DATA0_data0_shift …
#define SDMA_PKT_WRITE_TILED_DATA0_DATA0(x) …
#define SDMA_PKT_PTEPDE_COPY_HEADER_op_offset …
#define SDMA_PKT_PTEPDE_COPY_HEADER_op_mask …
#define SDMA_PKT_PTEPDE_COPY_HEADER_op_shift …
#define SDMA_PKT_PTEPDE_COPY_HEADER_OP(x) …
#define SDMA_PKT_PTEPDE_COPY_HEADER_sub_op_offset …
#define SDMA_PKT_PTEPDE_COPY_HEADER_sub_op_mask …
#define SDMA_PKT_PTEPDE_COPY_HEADER_sub_op_shift …
#define SDMA_PKT_PTEPDE_COPY_HEADER_SUB_OP(x) …
#define SDMA_PKT_PTEPDE_COPY_HEADER_ptepde_op_offset …
#define SDMA_PKT_PTEPDE_COPY_HEADER_ptepde_op_mask …
#define SDMA_PKT_PTEPDE_COPY_HEADER_ptepde_op_shift …
#define SDMA_PKT_PTEPDE_COPY_HEADER_PTEPDE_OP(x) …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_PTEPDE_COPY_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_PTEPDE_COPY_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW0_mask_dw0_offset …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW0_mask_dw0_mask …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW0_mask_dw0_shift …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW0_MASK_DW0(x) …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW1_mask_dw1_offset …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW1_mask_dw1_mask …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW1_mask_dw1_shift …
#define SDMA_PKT_PTEPDE_COPY_MASK_DW1_MASK_DW1(x) …
#define SDMA_PKT_PTEPDE_COPY_COUNT_count_offset …
#define SDMA_PKT_PTEPDE_COPY_COUNT_count_mask …
#define SDMA_PKT_PTEPDE_COPY_COUNT_count_shift …
#define SDMA_PKT_PTEPDE_COPY_COUNT_COUNT(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_op_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_op_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_op_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_OP(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_sub_op_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_sub_op_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_sub_op_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_SUB_OP(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_pte_size_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_pte_size_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_pte_size_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_PTE_SIZE(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_direction_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_direction_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_direction_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_DIRECTION(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_ptepde_op_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_ptepde_op_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_ptepde_op_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_HEADER_PTEPDE_OP(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_mask_first_xfer_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_mask_first_xfer_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_mask_first_xfer_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_MASK_FIRST_XFER(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_mask_last_xfer_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_mask_last_xfer_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_mask_last_xfer_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_MASK_BIT_FOR_DW_MASK_LAST_XFER(x) …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_COUNT_IN_32B_XFER_count_offset …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_COUNT_IN_32B_XFER_count_mask …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_COUNT_IN_32B_XFER_count_shift …
#define SDMA_PKT_PTEPDE_COPY_BACKWARDS_COUNT_IN_32B_XFER_COUNT(x) …
#define SDMA_PKT_PTEPDE_RMW_HEADER_op_offset …
#define SDMA_PKT_PTEPDE_RMW_HEADER_op_mask …
#define SDMA_PKT_PTEPDE_RMW_HEADER_op_shift …
#define SDMA_PKT_PTEPDE_RMW_HEADER_OP(x) …
#define SDMA_PKT_PTEPDE_RMW_HEADER_sub_op_offset …
#define SDMA_PKT_PTEPDE_RMW_HEADER_sub_op_mask …
#define SDMA_PKT_PTEPDE_RMW_HEADER_sub_op_shift …
#define SDMA_PKT_PTEPDE_RMW_HEADER_SUB_OP(x) …
#define SDMA_PKT_PTEPDE_RMW_HEADER_gcc_offset …
#define SDMA_PKT_PTEPDE_RMW_HEADER_gcc_mask …
#define SDMA_PKT_PTEPDE_RMW_HEADER_gcc_shift …
#define SDMA_PKT_PTEPDE_RMW_HEADER_GCC(x) …
#define SDMA_PKT_PTEPDE_RMW_HEADER_sys_offset …
#define SDMA_PKT_PTEPDE_RMW_HEADER_sys_mask …
#define SDMA_PKT_PTEPDE_RMW_HEADER_sys_shift …
#define SDMA_PKT_PTEPDE_RMW_HEADER_SYS(x) …
#define SDMA_PKT_PTEPDE_RMW_HEADER_snp_offset …
#define SDMA_PKT_PTEPDE_RMW_HEADER_snp_mask …
#define SDMA_PKT_PTEPDE_RMW_HEADER_snp_shift …
#define SDMA_PKT_PTEPDE_RMW_HEADER_SNP(x) …
#define SDMA_PKT_PTEPDE_RMW_HEADER_gpa_offset …
#define SDMA_PKT_PTEPDE_RMW_HEADER_gpa_mask …
#define SDMA_PKT_PTEPDE_RMW_HEADER_gpa_shift …
#define SDMA_PKT_PTEPDE_RMW_HEADER_GPA(x) …
#define SDMA_PKT_PTEPDE_RMW_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_PTEPDE_RMW_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_PTEPDE_RMW_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_PTEPDE_RMW_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_PTEPDE_RMW_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_PTEPDE_RMW_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_PTEPDE_RMW_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_PTEPDE_RMW_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_PTEPDE_RMW_MASK_LO_mask_31_0_offset …
#define SDMA_PKT_PTEPDE_RMW_MASK_LO_mask_31_0_mask …
#define SDMA_PKT_PTEPDE_RMW_MASK_LO_mask_31_0_shift …
#define SDMA_PKT_PTEPDE_RMW_MASK_LO_MASK_31_0(x) …
#define SDMA_PKT_PTEPDE_RMW_MASK_HI_mask_63_32_offset …
#define SDMA_PKT_PTEPDE_RMW_MASK_HI_mask_63_32_mask …
#define SDMA_PKT_PTEPDE_RMW_MASK_HI_mask_63_32_shift …
#define SDMA_PKT_PTEPDE_RMW_MASK_HI_MASK_63_32(x) …
#define SDMA_PKT_PTEPDE_RMW_VALUE_LO_value_31_0_offset …
#define SDMA_PKT_PTEPDE_RMW_VALUE_LO_value_31_0_mask …
#define SDMA_PKT_PTEPDE_RMW_VALUE_LO_value_31_0_shift …
#define SDMA_PKT_PTEPDE_RMW_VALUE_LO_VALUE_31_0(x) …
#define SDMA_PKT_PTEPDE_RMW_VALUE_HI_value_63_32_offset …
#define SDMA_PKT_PTEPDE_RMW_VALUE_HI_value_63_32_mask …
#define SDMA_PKT_PTEPDE_RMW_VALUE_HI_value_63_32_shift …
#define SDMA_PKT_PTEPDE_RMW_VALUE_HI_VALUE_63_32(x) …
#define SDMA_PKT_WRITE_INCR_HEADER_op_offset …
#define SDMA_PKT_WRITE_INCR_HEADER_op_mask …
#define SDMA_PKT_WRITE_INCR_HEADER_op_shift …
#define SDMA_PKT_WRITE_INCR_HEADER_OP(x) …
#define SDMA_PKT_WRITE_INCR_HEADER_sub_op_offset …
#define SDMA_PKT_WRITE_INCR_HEADER_sub_op_mask …
#define SDMA_PKT_WRITE_INCR_HEADER_sub_op_shift …
#define SDMA_PKT_WRITE_INCR_HEADER_SUB_OP(x) …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_WRITE_INCR_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_offset …
#define SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_mask …
#define SDMA_PKT_WRITE_INCR_MASK_DW0_mask_dw0_shift …
#define SDMA_PKT_WRITE_INCR_MASK_DW0_MASK_DW0(x) …
#define SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_offset …
#define SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_mask …
#define SDMA_PKT_WRITE_INCR_MASK_DW1_mask_dw1_shift …
#define SDMA_PKT_WRITE_INCR_MASK_DW1_MASK_DW1(x) …
#define SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_offset …
#define SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_mask …
#define SDMA_PKT_WRITE_INCR_INIT_DW0_init_dw0_shift …
#define SDMA_PKT_WRITE_INCR_INIT_DW0_INIT_DW0(x) …
#define SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_offset …
#define SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_mask …
#define SDMA_PKT_WRITE_INCR_INIT_DW1_init_dw1_shift …
#define SDMA_PKT_WRITE_INCR_INIT_DW1_INIT_DW1(x) …
#define SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_offset …
#define SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_mask …
#define SDMA_PKT_WRITE_INCR_INCR_DW0_incr_dw0_shift …
#define SDMA_PKT_WRITE_INCR_INCR_DW0_INCR_DW0(x) …
#define SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_offset …
#define SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_mask …
#define SDMA_PKT_WRITE_INCR_INCR_DW1_incr_dw1_shift …
#define SDMA_PKT_WRITE_INCR_INCR_DW1_INCR_DW1(x) …
#define SDMA_PKT_WRITE_INCR_COUNT_count_offset …
#define SDMA_PKT_WRITE_INCR_COUNT_count_mask …
#define SDMA_PKT_WRITE_INCR_COUNT_count_shift …
#define SDMA_PKT_WRITE_INCR_COUNT_COUNT(x) …
#define SDMA_PKT_INDIRECT_HEADER_op_offset …
#define SDMA_PKT_INDIRECT_HEADER_op_mask …
#define SDMA_PKT_INDIRECT_HEADER_op_shift …
#define SDMA_PKT_INDIRECT_HEADER_OP(x) …
#define SDMA_PKT_INDIRECT_HEADER_sub_op_offset …
#define SDMA_PKT_INDIRECT_HEADER_sub_op_mask …
#define SDMA_PKT_INDIRECT_HEADER_sub_op_shift …
#define SDMA_PKT_INDIRECT_HEADER_SUB_OP(x) …
#define SDMA_PKT_INDIRECT_HEADER_vmid_offset …
#define SDMA_PKT_INDIRECT_HEADER_vmid_mask …
#define SDMA_PKT_INDIRECT_HEADER_vmid_shift …
#define SDMA_PKT_INDIRECT_HEADER_VMID(x) …
#define SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_offset …
#define SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_mask …
#define SDMA_PKT_INDIRECT_BASE_LO_ib_base_31_0_shift …
#define SDMA_PKT_INDIRECT_BASE_LO_IB_BASE_31_0(x) …
#define SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_offset …
#define SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_mask …
#define SDMA_PKT_INDIRECT_BASE_HI_ib_base_63_32_shift …
#define SDMA_PKT_INDIRECT_BASE_HI_IB_BASE_63_32(x) …
#define SDMA_PKT_INDIRECT_IB_SIZE_ib_size_offset …
#define SDMA_PKT_INDIRECT_IB_SIZE_ib_size_mask …
#define SDMA_PKT_INDIRECT_IB_SIZE_ib_size_shift …
#define SDMA_PKT_INDIRECT_IB_SIZE_IB_SIZE(x) …
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_offset …
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_mask …
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_csa_addr_31_0_shift …
#define SDMA_PKT_INDIRECT_CSA_ADDR_LO_CSA_ADDR_31_0(x) …
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_offset …
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_mask …
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_csa_addr_63_32_shift …
#define SDMA_PKT_INDIRECT_CSA_ADDR_HI_CSA_ADDR_63_32(x) …
#define SDMA_PKT_SEMAPHORE_HEADER_op_offset …
#define SDMA_PKT_SEMAPHORE_HEADER_op_mask …
#define SDMA_PKT_SEMAPHORE_HEADER_op_shift …
#define SDMA_PKT_SEMAPHORE_HEADER_OP(x) …
#define SDMA_PKT_SEMAPHORE_HEADER_sub_op_offset …
#define SDMA_PKT_SEMAPHORE_HEADER_sub_op_mask …
#define SDMA_PKT_SEMAPHORE_HEADER_sub_op_shift …
#define SDMA_PKT_SEMAPHORE_HEADER_SUB_OP(x) …
#define SDMA_PKT_SEMAPHORE_HEADER_write_one_offset …
#define SDMA_PKT_SEMAPHORE_HEADER_write_one_mask …
#define SDMA_PKT_SEMAPHORE_HEADER_write_one_shift …
#define SDMA_PKT_SEMAPHORE_HEADER_WRITE_ONE(x) …
#define SDMA_PKT_SEMAPHORE_HEADER_signal_offset …
#define SDMA_PKT_SEMAPHORE_HEADER_signal_mask …
#define SDMA_PKT_SEMAPHORE_HEADER_signal_shift …
#define SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(x) …
#define SDMA_PKT_SEMAPHORE_HEADER_mailbox_offset …
#define SDMA_PKT_SEMAPHORE_HEADER_mailbox_mask …
#define SDMA_PKT_SEMAPHORE_HEADER_mailbox_shift …
#define SDMA_PKT_SEMAPHORE_HEADER_MAILBOX(x) …
#define SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_SEMAPHORE_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_SEMAPHORE_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_SEMAPHORE_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_SEMAPHORE_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_FENCE_HEADER_op_offset …
#define SDMA_PKT_FENCE_HEADER_op_mask …
#define SDMA_PKT_FENCE_HEADER_op_shift …
#define SDMA_PKT_FENCE_HEADER_OP(x) …
#define SDMA_PKT_FENCE_HEADER_sub_op_offset …
#define SDMA_PKT_FENCE_HEADER_sub_op_mask …
#define SDMA_PKT_FENCE_HEADER_sub_op_shift …
#define SDMA_PKT_FENCE_HEADER_SUB_OP(x) …
#define SDMA_PKT_FENCE_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_FENCE_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_FENCE_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_FENCE_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_FENCE_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_FENCE_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_FENCE_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_FENCE_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_FENCE_DATA_data_offset …
#define SDMA_PKT_FENCE_DATA_data_mask …
#define SDMA_PKT_FENCE_DATA_data_shift …
#define SDMA_PKT_FENCE_DATA_DATA(x) …
#define SDMA_PKT_SRBM_WRITE_HEADER_op_offset …
#define SDMA_PKT_SRBM_WRITE_HEADER_op_mask …
#define SDMA_PKT_SRBM_WRITE_HEADER_op_shift …
#define SDMA_PKT_SRBM_WRITE_HEADER_OP(x) …
#define SDMA_PKT_SRBM_WRITE_HEADER_sub_op_offset …
#define SDMA_PKT_SRBM_WRITE_HEADER_sub_op_mask …
#define SDMA_PKT_SRBM_WRITE_HEADER_sub_op_shift …
#define SDMA_PKT_SRBM_WRITE_HEADER_SUB_OP(x) …
#define SDMA_PKT_SRBM_WRITE_HEADER_byte_en_offset …
#define SDMA_PKT_SRBM_WRITE_HEADER_byte_en_mask …
#define SDMA_PKT_SRBM_WRITE_HEADER_byte_en_shift …
#define SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(x) …
#define SDMA_PKT_SRBM_WRITE_ADDR_addr_offset …
#define SDMA_PKT_SRBM_WRITE_ADDR_addr_mask …
#define SDMA_PKT_SRBM_WRITE_ADDR_addr_shift …
#define SDMA_PKT_SRBM_WRITE_ADDR_ADDR(x) …
#define SDMA_PKT_SRBM_WRITE_DATA_data_offset …
#define SDMA_PKT_SRBM_WRITE_DATA_data_mask …
#define SDMA_PKT_SRBM_WRITE_DATA_data_shift …
#define SDMA_PKT_SRBM_WRITE_DATA_DATA(x) …
#define SDMA_PKT_PRE_EXE_HEADER_op_offset …
#define SDMA_PKT_PRE_EXE_HEADER_op_mask …
#define SDMA_PKT_PRE_EXE_HEADER_op_shift …
#define SDMA_PKT_PRE_EXE_HEADER_OP(x) …
#define SDMA_PKT_PRE_EXE_HEADER_sub_op_offset …
#define SDMA_PKT_PRE_EXE_HEADER_sub_op_mask …
#define SDMA_PKT_PRE_EXE_HEADER_sub_op_shift …
#define SDMA_PKT_PRE_EXE_HEADER_SUB_OP(x) …
#define SDMA_PKT_PRE_EXE_HEADER_dev_sel_offset …
#define SDMA_PKT_PRE_EXE_HEADER_dev_sel_mask …
#define SDMA_PKT_PRE_EXE_HEADER_dev_sel_shift …
#define SDMA_PKT_PRE_EXE_HEADER_DEV_SEL(x) …
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_offset …
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_mask …
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_exec_count_shift …
#define SDMA_PKT_PRE_EXE_EXEC_COUNT_EXEC_COUNT(x) …
#define SDMA_PKT_COND_EXE_HEADER_op_offset …
#define SDMA_PKT_COND_EXE_HEADER_op_mask …
#define SDMA_PKT_COND_EXE_HEADER_op_shift …
#define SDMA_PKT_COND_EXE_HEADER_OP(x) …
#define SDMA_PKT_COND_EXE_HEADER_sub_op_offset …
#define SDMA_PKT_COND_EXE_HEADER_sub_op_mask …
#define SDMA_PKT_COND_EXE_HEADER_sub_op_shift …
#define SDMA_PKT_COND_EXE_HEADER_SUB_OP(x) …
#define SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_COND_EXE_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_COND_EXE_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_COND_EXE_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_COND_EXE_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_COND_EXE_REFERENCE_reference_offset …
#define SDMA_PKT_COND_EXE_REFERENCE_reference_mask …
#define SDMA_PKT_COND_EXE_REFERENCE_reference_shift …
#define SDMA_PKT_COND_EXE_REFERENCE_REFERENCE(x) …
#define SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_offset …
#define SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_mask …
#define SDMA_PKT_COND_EXE_EXEC_COUNT_exec_count_shift …
#define SDMA_PKT_COND_EXE_EXEC_COUNT_EXEC_COUNT(x) …
#define SDMA_PKT_CONSTANT_FILL_HEADER_op_offset …
#define SDMA_PKT_CONSTANT_FILL_HEADER_op_mask …
#define SDMA_PKT_CONSTANT_FILL_HEADER_op_shift …
#define SDMA_PKT_CONSTANT_FILL_HEADER_OP(x) …
#define SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_offset …
#define SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_mask …
#define SDMA_PKT_CONSTANT_FILL_HEADER_sub_op_shift …
#define SDMA_PKT_CONSTANT_FILL_HEADER_SUB_OP(x) …
#define SDMA_PKT_CONSTANT_FILL_HEADER_sw_offset …
#define SDMA_PKT_CONSTANT_FILL_HEADER_sw_mask …
#define SDMA_PKT_CONSTANT_FILL_HEADER_sw_shift …
#define SDMA_PKT_CONSTANT_FILL_HEADER_SW(x) …
#define SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_offset …
#define SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_mask …
#define SDMA_PKT_CONSTANT_FILL_HEADER_fillsize_shift …
#define SDMA_PKT_CONSTANT_FILL_HEADER_FILLSIZE(x) …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_CONSTANT_FILL_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_offset …
#define SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_mask …
#define SDMA_PKT_CONSTANT_FILL_DATA_src_data_31_0_shift …
#define SDMA_PKT_CONSTANT_FILL_DATA_SRC_DATA_31_0(x) …
#define SDMA_PKT_CONSTANT_FILL_COUNT_count_offset …
#define SDMA_PKT_CONSTANT_FILL_COUNT_count_mask …
#define SDMA_PKT_CONSTANT_FILL_COUNT_count_shift …
#define SDMA_PKT_CONSTANT_FILL_COUNT_COUNT(x) …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_op_offset …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_op_mask …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_op_shift …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_OP(x) …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_sub_op_offset …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_sub_op_mask …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_sub_op_shift …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_SUB_OP(x) …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_memlog_clr_offset …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_memlog_clr_mask …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_memlog_clr_shift …
#define SDMA_PKT_DATA_FILL_MULTI_HEADER_MEMLOG_CLR(x) …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_STRIDE_byte_stride_offset …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_STRIDE_byte_stride_mask …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_STRIDE_byte_stride_shift …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_STRIDE_BYTE_STRIDE(x) …
#define SDMA_PKT_DATA_FILL_MULTI_DMA_COUNT_dma_count_offset …
#define SDMA_PKT_DATA_FILL_MULTI_DMA_COUNT_dma_count_mask …
#define SDMA_PKT_DATA_FILL_MULTI_DMA_COUNT_dma_count_shift …
#define SDMA_PKT_DATA_FILL_MULTI_DMA_COUNT_DMA_COUNT(x) …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_PKT_DATA_FILL_MULTI_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_COUNT_count_offset …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_COUNT_count_mask …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_COUNT_count_shift …
#define SDMA_PKT_DATA_FILL_MULTI_BYTE_COUNT_COUNT(x) …
#define SDMA_PKT_POLL_REGMEM_HEADER_op_offset …
#define SDMA_PKT_POLL_REGMEM_HEADER_op_mask …
#define SDMA_PKT_POLL_REGMEM_HEADER_op_shift …
#define SDMA_PKT_POLL_REGMEM_HEADER_OP(x) …
#define SDMA_PKT_POLL_REGMEM_HEADER_sub_op_offset …
#define SDMA_PKT_POLL_REGMEM_HEADER_sub_op_mask …
#define SDMA_PKT_POLL_REGMEM_HEADER_sub_op_shift …
#define SDMA_PKT_POLL_REGMEM_HEADER_SUB_OP(x) …
#define SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_offset …
#define SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_mask …
#define SDMA_PKT_POLL_REGMEM_HEADER_hdp_flush_shift …
#define SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(x) …
#define SDMA_PKT_POLL_REGMEM_HEADER_func_offset …
#define SDMA_PKT_POLL_REGMEM_HEADER_func_mask …
#define SDMA_PKT_POLL_REGMEM_HEADER_func_shift …
#define SDMA_PKT_POLL_REGMEM_HEADER_FUNC(x) …
#define SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_offset …
#define SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_mask …
#define SDMA_PKT_POLL_REGMEM_HEADER_mem_poll_shift …
#define SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(x) …
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_POLL_REGMEM_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_POLL_REGMEM_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_POLL_REGMEM_VALUE_value_offset …
#define SDMA_PKT_POLL_REGMEM_VALUE_value_mask …
#define SDMA_PKT_POLL_REGMEM_VALUE_value_shift …
#define SDMA_PKT_POLL_REGMEM_VALUE_VALUE(x) …
#define SDMA_PKT_POLL_REGMEM_MASK_mask_offset …
#define SDMA_PKT_POLL_REGMEM_MASK_mask_mask …
#define SDMA_PKT_POLL_REGMEM_MASK_mask_shift …
#define SDMA_PKT_POLL_REGMEM_MASK_MASK(x) …
#define SDMA_PKT_POLL_REGMEM_DW5_interval_offset …
#define SDMA_PKT_POLL_REGMEM_DW5_interval_mask …
#define SDMA_PKT_POLL_REGMEM_DW5_interval_shift …
#define SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(x) …
#define SDMA_PKT_POLL_REGMEM_DW5_retry_count_offset …
#define SDMA_PKT_POLL_REGMEM_DW5_retry_count_mask …
#define SDMA_PKT_POLL_REGMEM_DW5_retry_count_shift …
#define SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(x) …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_op_offset …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_op_mask …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_op_shift …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_OP(x) …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_sub_op_offset …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_sub_op_mask …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_sub_op_shift …
#define SDMA_PKT_POLL_REG_WRITE_MEM_HEADER_SUB_OP(x) …
#define SDMA_PKT_POLL_REG_WRITE_MEM_SRC_ADDR_addr_31_2_offset …
#define SDMA_PKT_POLL_REG_WRITE_MEM_SRC_ADDR_addr_31_2_mask …
#define SDMA_PKT_POLL_REG_WRITE_MEM_SRC_ADDR_addr_31_2_shift …
#define SDMA_PKT_POLL_REG_WRITE_MEM_SRC_ADDR_ADDR_31_2(x) …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_POLL_REG_WRITE_MEM_DST_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_op_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_op_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_op_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_OP(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_sub_op_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_sub_op_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_sub_op_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_SUB_OP(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_ea_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_ea_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_ea_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_HEADER_EA(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_DST_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_START_PAGE_addr_31_4_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_START_PAGE_addr_31_4_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_START_PAGE_addr_31_4_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_START_PAGE_ADDR_31_4(x) …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_PAGE_NUM_page_num_31_0_offset …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_PAGE_NUM_page_num_31_0_mask …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_PAGE_NUM_page_num_31_0_shift …
#define SDMA_PKT_POLL_DBIT_WRITE_MEM_PAGE_NUM_PAGE_NUM_31_0(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_op_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_op_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_op_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_OP(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_sub_op_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_sub_op_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_sub_op_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_SUB_OP(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_mode_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_mode_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_mode_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_HEADER_MODE(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_PATTERN_pattern_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_PATTERN_pattern_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_PATTERN_pattern_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_PATTERN_PATTERN(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_LO_cmp0_start_31_0_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_LO_cmp0_start_31_0_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_LO_cmp0_start_31_0_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_LO_CMP0_START_31_0(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_HI_cmp0_start_63_32_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_HI_cmp0_start_63_32_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_HI_cmp0_start_63_32_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_START_HI_CMP0_START_63_32(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_LO_cmp1_end_31_0_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_LO_cmp1_end_31_0_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_LO_cmp1_end_31_0_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_LO_CMP1_END_31_0(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_HI_cmp1_end_63_32_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_HI_cmp1_end_63_32_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_HI_cmp1_end_63_32_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP0_ADDR_END_HI_CMP1_END_63_32(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_LO_cmp1_start_31_0_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_LO_cmp1_start_31_0_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_LO_cmp1_start_31_0_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_LO_CMP1_START_31_0(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_HI_cmp1_start_63_32_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_HI_cmp1_start_63_32_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_HI_cmp1_start_63_32_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_START_HI_CMP1_START_63_32(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_LO_cmp1_end_31_0_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_LO_cmp1_end_31_0_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_LO_cmp1_end_31_0_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_LO_CMP1_END_31_0(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_HI_cmp1_end_63_32_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_HI_cmp1_end_63_32_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_HI_cmp1_end_63_32_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_CMP1_ADDR_END_HI_CMP1_END_63_32(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_LO_rec_31_0_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_LO_rec_31_0_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_LO_rec_31_0_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_LO_REC_31_0(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_HI_rec_63_32_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_HI_rec_63_32_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_HI_rec_63_32_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_REC_ADDR_HI_REC_63_32(x) …
#define SDMA_PKT_POLL_MEM_VERIFY_RESERVED_reserved_offset …
#define SDMA_PKT_POLL_MEM_VERIFY_RESERVED_reserved_mask …
#define SDMA_PKT_POLL_MEM_VERIFY_RESERVED_reserved_shift …
#define SDMA_PKT_POLL_MEM_VERIFY_RESERVED_RESERVED(x) …
#define SDMA_PKT_ATOMIC_HEADER_op_offset …
#define SDMA_PKT_ATOMIC_HEADER_op_mask …
#define SDMA_PKT_ATOMIC_HEADER_op_shift …
#define SDMA_PKT_ATOMIC_HEADER_OP(x) …
#define SDMA_PKT_ATOMIC_HEADER_loop_offset …
#define SDMA_PKT_ATOMIC_HEADER_loop_mask …
#define SDMA_PKT_ATOMIC_HEADER_loop_shift …
#define SDMA_PKT_ATOMIC_HEADER_LOOP(x) …
#define SDMA_PKT_ATOMIC_HEADER_tmz_offset …
#define SDMA_PKT_ATOMIC_HEADER_tmz_mask …
#define SDMA_PKT_ATOMIC_HEADER_tmz_shift …
#define SDMA_PKT_ATOMIC_HEADER_TMZ(x) …
#define SDMA_PKT_ATOMIC_HEADER_atomic_op_offset …
#define SDMA_PKT_ATOMIC_HEADER_atomic_op_mask …
#define SDMA_PKT_ATOMIC_HEADER_atomic_op_shift …
#define SDMA_PKT_ATOMIC_HEADER_ATOMIC_OP(x) …
#define SDMA_PKT_ATOMIC_ADDR_LO_addr_31_0_offset …
#define SDMA_PKT_ATOMIC_ADDR_LO_addr_31_0_mask …
#define SDMA_PKT_ATOMIC_ADDR_LO_addr_31_0_shift …
#define SDMA_PKT_ATOMIC_ADDR_LO_ADDR_31_0(x) …
#define SDMA_PKT_ATOMIC_ADDR_HI_addr_63_32_offset …
#define SDMA_PKT_ATOMIC_ADDR_HI_addr_63_32_mask …
#define SDMA_PKT_ATOMIC_ADDR_HI_addr_63_32_shift …
#define SDMA_PKT_ATOMIC_ADDR_HI_ADDR_63_32(x) …
#define SDMA_PKT_ATOMIC_SRC_DATA_LO_src_data_31_0_offset …
#define SDMA_PKT_ATOMIC_SRC_DATA_LO_src_data_31_0_mask …
#define SDMA_PKT_ATOMIC_SRC_DATA_LO_src_data_31_0_shift …
#define SDMA_PKT_ATOMIC_SRC_DATA_LO_SRC_DATA_31_0(x) …
#define SDMA_PKT_ATOMIC_SRC_DATA_HI_src_data_63_32_offset …
#define SDMA_PKT_ATOMIC_SRC_DATA_HI_src_data_63_32_mask …
#define SDMA_PKT_ATOMIC_SRC_DATA_HI_src_data_63_32_shift …
#define SDMA_PKT_ATOMIC_SRC_DATA_HI_SRC_DATA_63_32(x) …
#define SDMA_PKT_ATOMIC_CMP_DATA_LO_cmp_data_31_0_offset …
#define SDMA_PKT_ATOMIC_CMP_DATA_LO_cmp_data_31_0_mask …
#define SDMA_PKT_ATOMIC_CMP_DATA_LO_cmp_data_31_0_shift …
#define SDMA_PKT_ATOMIC_CMP_DATA_LO_CMP_DATA_31_0(x) …
#define SDMA_PKT_ATOMIC_CMP_DATA_HI_cmp_data_63_32_offset …
#define SDMA_PKT_ATOMIC_CMP_DATA_HI_cmp_data_63_32_mask …
#define SDMA_PKT_ATOMIC_CMP_DATA_HI_cmp_data_63_32_shift …
#define SDMA_PKT_ATOMIC_CMP_DATA_HI_CMP_DATA_63_32(x) …
#define SDMA_PKT_ATOMIC_LOOP_INTERVAL_loop_interval_offset …
#define SDMA_PKT_ATOMIC_LOOP_INTERVAL_loop_interval_mask …
#define SDMA_PKT_ATOMIC_LOOP_INTERVAL_loop_interval_shift …
#define SDMA_PKT_ATOMIC_LOOP_INTERVAL_LOOP_INTERVAL(x) …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_op_offset …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_op_mask …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_op_shift …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_OP(x) …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_offset …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_mask …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_sub_op_shift …
#define SDMA_PKT_TIMESTAMP_SET_HEADER_SUB_OP(x) …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_offset …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_mask …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_init_data_31_0_shift …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_LO_INIT_DATA_31_0(x) …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_offset …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_mask …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_init_data_63_32_shift …
#define SDMA_PKT_TIMESTAMP_SET_INIT_DATA_HI_INIT_DATA_63_32(x) …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_op_offset …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_op_mask …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_op_shift …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_OP(x) …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_offset …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_mask …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_sub_op_shift …
#define SDMA_PKT_TIMESTAMP_GET_HEADER_SUB_OP(x) …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_offset …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_mask …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_write_addr_31_3_shift …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_LO_WRITE_ADDR_31_3(x) …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_offset …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_mask …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_write_addr_63_32_shift …
#define SDMA_PKT_TIMESTAMP_GET_WRITE_ADDR_HI_WRITE_ADDR_63_32(x) …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_offset …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_mask …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_op_shift …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_OP(x) …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_offset …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_mask …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_sub_op_shift …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_HEADER_SUB_OP(x) …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_offset …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_mask …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_write_addr_31_3_shift …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_LO_WRITE_ADDR_31_3(x) …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_offset …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_mask …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_write_addr_63_32_shift …
#define SDMA_PKT_TIMESTAMP_GET_GLOBAL_WRITE_ADDR_HI_WRITE_ADDR_63_32(x) …
#define SDMA_PKT_TRAP_HEADER_op_offset …
#define SDMA_PKT_TRAP_HEADER_op_mask …
#define SDMA_PKT_TRAP_HEADER_op_shift …
#define SDMA_PKT_TRAP_HEADER_OP(x) …
#define SDMA_PKT_TRAP_HEADER_sub_op_offset …
#define SDMA_PKT_TRAP_HEADER_sub_op_mask …
#define SDMA_PKT_TRAP_HEADER_sub_op_shift …
#define SDMA_PKT_TRAP_HEADER_SUB_OP(x) …
#define SDMA_PKT_TRAP_INT_CONTEXT_int_context_offset …
#define SDMA_PKT_TRAP_INT_CONTEXT_int_context_mask …
#define SDMA_PKT_TRAP_INT_CONTEXT_int_context_shift …
#define SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(x) …
#define SDMA_PKT_DUMMY_TRAP_HEADER_op_offset …
#define SDMA_PKT_DUMMY_TRAP_HEADER_op_mask …
#define SDMA_PKT_DUMMY_TRAP_HEADER_op_shift …
#define SDMA_PKT_DUMMY_TRAP_HEADER_OP(x) …
#define SDMA_PKT_DUMMY_TRAP_HEADER_sub_op_offset …
#define SDMA_PKT_DUMMY_TRAP_HEADER_sub_op_mask …
#define SDMA_PKT_DUMMY_TRAP_HEADER_sub_op_shift …
#define SDMA_PKT_DUMMY_TRAP_HEADER_SUB_OP(x) …
#define SDMA_PKT_DUMMY_TRAP_INT_CONTEXT_int_context_offset …
#define SDMA_PKT_DUMMY_TRAP_INT_CONTEXT_int_context_mask …
#define SDMA_PKT_DUMMY_TRAP_INT_CONTEXT_int_context_shift …
#define SDMA_PKT_DUMMY_TRAP_INT_CONTEXT_INT_CONTEXT(x) …
#define SDMA_PKT_NOP_HEADER_op_offset …
#define SDMA_PKT_NOP_HEADER_op_mask …
#define SDMA_PKT_NOP_HEADER_op_shift …
#define SDMA_PKT_NOP_HEADER_OP(x) …
#define SDMA_PKT_NOP_HEADER_sub_op_offset …
#define SDMA_PKT_NOP_HEADER_sub_op_mask …
#define SDMA_PKT_NOP_HEADER_sub_op_shift …
#define SDMA_PKT_NOP_HEADER_SUB_OP(x) …
#define SDMA_PKT_NOP_HEADER_count_offset …
#define SDMA_PKT_NOP_HEADER_count_mask …
#define SDMA_PKT_NOP_HEADER_count_shift …
#define SDMA_PKT_NOP_HEADER_COUNT(x) …
#define SDMA_PKT_NOP_DATA0_data0_offset …
#define SDMA_PKT_NOP_DATA0_data0_mask …
#define SDMA_PKT_NOP_DATA0_data0_shift …
#define SDMA_PKT_NOP_DATA0_DATA0(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_format_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_format_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_format_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_FORMAT(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_barrier_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_barrier_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_barrier_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_BARRIER(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_acquire_fence_scope_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_acquire_fence_scope_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_acquire_fence_scope_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_ACQUIRE_FENCE_SCOPE(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_release_fence_scope_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_release_fence_scope_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_release_fence_scope_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_RELEASE_FENCE_SCOPE(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_reserved_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_reserved_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_reserved_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_RESERVED(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_op_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_op_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_op_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_OP(x) …
#define SDMA_AQL_PKT_HEADER_HEADER_subop_offset …
#define SDMA_AQL_PKT_HEADER_HEADER_subop_mask …
#define SDMA_AQL_PKT_HEADER_HEADER_subop_shift …
#define SDMA_AQL_PKT_HEADER_HEADER_SUBOP(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_format_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_format_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_format_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_FORMAT(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_barrier_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_barrier_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_barrier_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_BARRIER(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_acquire_fence_scope_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_acquire_fence_scope_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_acquire_fence_scope_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_ACQUIRE_FENCE_SCOPE(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_release_fence_scope_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_release_fence_scope_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_release_fence_scope_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_RELEASE_FENCE_SCOPE(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_reserved_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_reserved_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_reserved_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_RESERVED(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_op_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_op_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_op_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_OP(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_subop_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_subop_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_subop_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_HEADER_SUBOP(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW1_reserved_dw1_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW1_reserved_dw1_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW1_reserved_dw1_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW1_RESERVED_DW1(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_LO_return_addr_31_0_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_LO_return_addr_31_0_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_LO_return_addr_31_0_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_LO_RETURN_ADDR_31_0(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_HI_return_addr_63_32_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_HI_return_addr_63_32_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_HI_return_addr_63_32_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RETURN_ADDR_HI_RETURN_ADDR_63_32(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_COUNT_count_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_COUNT_count_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_COUNT_count_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_COUNT_COUNT(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_dst_sw_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_dst_sw_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_dst_sw_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_DST_SW(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_src_sw_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_src_sw_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_src_sw_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_PARAMETER_SRC_SW(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_LO_src_addr_31_0_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_LO_SRC_ADDR_31_0(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_HI_src_addr_63_32_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_SRC_ADDR_HI_SRC_ADDR_63_32(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_LO_dst_addr_31_0_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_LO_DST_ADDR_31_0(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_HI_dst_addr_63_32_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_DST_ADDR_HI_DST_ADDR_63_32(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW10_reserved_dw10_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW10_reserved_dw10_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW10_reserved_dw10_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW10_RESERVED_DW10(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW11_reserved_dw11_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW11_reserved_dw11_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW11_reserved_dw11_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW11_RESERVED_DW11(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW12_reserved_dw12_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW12_reserved_dw12_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW12_reserved_dw12_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW12_RESERVED_DW12(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW13_reserved_dw13_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW13_reserved_dw13_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW13_reserved_dw13_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_RESERVED_DW13_RESERVED_DW13(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_LO_completion_signal_31_0_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_LO_completion_signal_31_0_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_LO_completion_signal_31_0_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_LO_COMPLETION_SIGNAL_31_0(x) …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_HI_completion_signal_63_32_offset …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_HI_completion_signal_63_32_mask …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_HI_completion_signal_63_32_shift …
#define SDMA_AQL_PKT_COPY_LINEAR_COMPLETION_SIGNAL_HI_COMPLETION_SIGNAL_63_32(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_format_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_format_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_format_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_FORMAT(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_barrier_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_barrier_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_barrier_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_BARRIER(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_acquire_fence_scope_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_acquire_fence_scope_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_acquire_fence_scope_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_ACQUIRE_FENCE_SCOPE(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_release_fence_scope_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_release_fence_scope_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_release_fence_scope_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_RELEASE_FENCE_SCOPE(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_reserved_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_reserved_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_reserved_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_RESERVED(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_op_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_op_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_op_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_OP(x) …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_subop_offset …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_subop_mask …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_subop_shift …
#define SDMA_AQL_PKT_BARRIER_OR_HEADER_SUBOP(x) …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW1_reserved_dw1_offset …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW1_reserved_dw1_mask …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW1_reserved_dw1_shift …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW1_RESERVED_DW1(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_LO_dependent_addr_0_31_0_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_LO_dependent_addr_0_31_0_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_LO_dependent_addr_0_31_0_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_LO_DEPENDENT_ADDR_0_31_0(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_HI_dependent_addr_0_63_32_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_HI_dependent_addr_0_63_32_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_HI_dependent_addr_0_63_32_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_0_HI_DEPENDENT_ADDR_0_63_32(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_LO_dependent_addr_1_31_0_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_LO_dependent_addr_1_31_0_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_LO_dependent_addr_1_31_0_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_LO_DEPENDENT_ADDR_1_31_0(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_HI_dependent_addr_1_63_32_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_HI_dependent_addr_1_63_32_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_HI_dependent_addr_1_63_32_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_1_HI_DEPENDENT_ADDR_1_63_32(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_LO_dependent_addr_2_31_0_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_LO_dependent_addr_2_31_0_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_LO_dependent_addr_2_31_0_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_LO_DEPENDENT_ADDR_2_31_0(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_HI_dependent_addr_2_63_32_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_HI_dependent_addr_2_63_32_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_HI_dependent_addr_2_63_32_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_2_HI_DEPENDENT_ADDR_2_63_32(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_LO_dependent_addr_3_31_0_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_LO_dependent_addr_3_31_0_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_LO_dependent_addr_3_31_0_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_LO_DEPENDENT_ADDR_3_31_0(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_HI_dependent_addr_3_63_32_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_HI_dependent_addr_3_63_32_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_HI_dependent_addr_3_63_32_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_3_HI_DEPENDENT_ADDR_3_63_32(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_LO_dependent_addr_4_31_0_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_LO_dependent_addr_4_31_0_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_LO_dependent_addr_4_31_0_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_LO_DEPENDENT_ADDR_4_31_0(x) …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_HI_dependent_addr_4_63_32_offset …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_HI_dependent_addr_4_63_32_mask …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_HI_dependent_addr_4_63_32_shift …
#define SDMA_AQL_PKT_BARRIER_OR_DEPENDENT_ADDR_4_HI_DEPENDENT_ADDR_4_63_32(x) …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW12_reserved_dw12_offset …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW12_reserved_dw12_mask …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW12_reserved_dw12_shift …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW12_RESERVED_DW12(x) …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW13_reserved_dw13_offset …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW13_reserved_dw13_mask …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW13_reserved_dw13_shift …
#define SDMA_AQL_PKT_BARRIER_OR_RESERVED_DW13_RESERVED_DW13(x) …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_LO_completion_signal_31_0_offset …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_LO_completion_signal_31_0_mask …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_LO_completion_signal_31_0_shift …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_LO_COMPLETION_SIGNAL_31_0(x) …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_HI_completion_signal_63_32_offset …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_HI_completion_signal_63_32_mask …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_HI_completion_signal_63_32_shift …
#define SDMA_AQL_PKT_BARRIER_OR_COMPLETION_SIGNAL_HI_COMPLETION_SIGNAL_63_32(x) …
#endif