#include <linux/firmware.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/reboot.h>
#define SMU_11_0_PARTIAL_PPTABLE
#define SWSMU_CODE_LAYER_L3
#include "amdgpu.h"
#include "amdgpu_smu.h"
#include "atomfirmware.h"
#include "amdgpu_atomfirmware.h"
#include "amdgpu_atombios.h"
#include "smu_v11_0.h"
#include "soc15_common.h"
#include "atom.h"
#include "amdgpu_ras.h"
#include "smu_cmn.h"
#include "asic_reg/thm/thm_11_0_2_offset.h"
#include "asic_reg/thm/thm_11_0_2_sh_mask.h"
#include "asic_reg/mp/mp_11_0_offset.h"
#include "asic_reg/mp/mp_11_0_sh_mask.h"
#include "asic_reg/smuio/smuio_11_0_0_offset.h"
#include "asic_reg/smuio/smuio_11_0_0_sh_mask.h"
#undef pr_err
#undef pr_warn
#undef pr_info
#undef pr_debug
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
MODULE_FIRMWARE(…) …;
#define SMU11_VOLTAGE_SCALE …
#define SMU11_MODE1_RESET_WAIT_TIME_IN_MS …
#define smnPCIE_LC_LINK_WIDTH_CNTL …
#define PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK …
#define PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT …
#define smnPCIE_LC_SPEED_CNTL …
#define PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK …
#define PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT …
#define mmTHM_BACO_CNTL_ARCT …
#define mmTHM_BACO_CNTL_ARCT_BASE_IDX …
static void smu_v11_0_poll_baco_exit(struct smu_context *smu)
{ … }
int smu_v11_0_init_microcode(struct smu_context *smu)
{ … }
void smu_v11_0_fini_microcode(struct smu_context *smu)
{ … }
int smu_v11_0_load_microcode(struct smu_context *smu)
{ … }
int smu_v11_0_check_fw_status(struct smu_context *smu)
{ … }
int smu_v11_0_check_fw_version(struct smu_context *smu)
{ … }
static int smu_v11_0_set_pptable_v2_0(struct smu_context *smu, void **table, uint32_t *size)
{ … }
static int smu_v11_0_set_pptable_v2_1(struct smu_context *smu, void **table,
uint32_t *size, uint32_t pptable_id)
{ … }
int smu_v11_0_setup_pptable(struct smu_context *smu)
{ … }
int smu_v11_0_init_smc_tables(struct smu_context *smu)
{ … }
int smu_v11_0_fini_smc_tables(struct smu_context *smu)
{ … }
int smu_v11_0_init_power(struct smu_context *smu)
{ … }
int smu_v11_0_fini_power(struct smu_context *smu)
{ … }
static int smu_v11_0_atom_get_smu_clockinfo(struct amdgpu_device *adev,
uint8_t clk_id,
uint8_t syspll_id,
uint32_t *clk_freq)
{ … }
int smu_v11_0_get_vbios_bootup_values(struct smu_context *smu)
{ … }
int smu_v11_0_notify_memory_pool_location(struct smu_context *smu)
{ … }
int smu_v11_0_set_min_deep_sleep_dcefclk(struct smu_context *smu, uint32_t clk)
{ … }
int smu_v11_0_set_driver_table_location(struct smu_context *smu)
{ … }
int smu_v11_0_set_tool_table_location(struct smu_context *smu)
{ … }
int smu_v11_0_init_display_count(struct smu_context *smu, uint32_t count)
{ … }
int smu_v11_0_set_allowed_mask(struct smu_context *smu)
{ … }
int smu_v11_0_system_features_control(struct smu_context *smu,
bool en)
{ … }
int smu_v11_0_notify_display_change(struct smu_context *smu)
{ … }
static int
smu_v11_0_get_max_sustainable_clock(struct smu_context *smu, uint32_t *clock,
enum smu_clk_type clock_select)
{ … }
int smu_v11_0_init_max_sustainable_clocks(struct smu_context *smu)
{ … }
int smu_v11_0_get_current_power_limit(struct smu_context *smu,
uint32_t *power_limit)
{ … }
int smu_v11_0_set_power_limit(struct smu_context *smu,
enum smu_ppt_limit_type limit_type,
uint32_t limit)
{ … }
static int smu_v11_0_ack_ac_dc_interrupt(struct smu_context *smu)
{ … }
static int smu_v11_0_process_pending_interrupt(struct smu_context *smu)
{ … }
void smu_v11_0_interrupt_work(struct smu_context *smu)
{ … }
int smu_v11_0_enable_thermal_alert(struct smu_context *smu)
{ … }
int smu_v11_0_disable_thermal_alert(struct smu_context *smu)
{ … }
static uint16_t convert_to_vddc(uint8_t vid)
{ … }
int smu_v11_0_get_gfx_vdd(struct smu_context *smu, uint32_t *value)
{ … }
int
smu_v11_0_display_clock_voltage_request(struct smu_context *smu,
struct pp_display_clock_request
*clock_req)
{ … }
int smu_v11_0_gfx_off_control(struct smu_context *smu, bool enable)
{ … }
uint32_t
smu_v11_0_get_fan_control_mode(struct smu_context *smu)
{ … }
static int
smu_v11_0_auto_fan_control(struct smu_context *smu, bool auto_fan_control)
{ … }
static int
smu_v11_0_set_fan_static_mode(struct smu_context *smu, uint32_t mode)
{ … }
int
smu_v11_0_set_fan_speed_pwm(struct smu_context *smu, uint32_t speed)
{ … }
int smu_v11_0_set_fan_speed_rpm(struct smu_context *smu,
uint32_t speed)
{ … }
int smu_v11_0_get_fan_speed_pwm(struct smu_context *smu,
uint32_t *speed)
{ … }
int smu_v11_0_get_fan_speed_rpm(struct smu_context *smu,
uint32_t *speed)
{ … }
int
smu_v11_0_set_fan_control_mode(struct smu_context *smu,
uint32_t mode)
{ … }
int smu_v11_0_set_xgmi_pstate(struct smu_context *smu,
uint32_t pstate)
{ … }
static int smu_v11_0_set_irq_state(struct amdgpu_device *adev,
struct amdgpu_irq_src *source,
unsigned tyep,
enum amdgpu_interrupt_state state)
{ … }
#define THM_11_0__SRCID__THM_DIG_THERM_L2H …
#define THM_11_0__SRCID__THM_DIG_THERM_H2L …
#define SMUIO_11_0__SRCID__SMUIO_GPIO19 …
static int smu_v11_0_irq_process(struct amdgpu_device *adev,
struct amdgpu_irq_src *source,
struct amdgpu_iv_entry *entry)
{ … }
static const struct amdgpu_irq_src_funcs smu_v11_0_irq_funcs = …;
int smu_v11_0_register_irq_handler(struct smu_context *smu)
{ … }
int smu_v11_0_get_max_sustainable_clocks_by_dc(struct smu_context *smu,
struct pp_smu_nv_clock_table *max_clocks)
{ … }
int smu_v11_0_set_azalia_d3_pme(struct smu_context *smu)
{ … }
int smu_v11_0_baco_set_armd3_sequence(struct smu_context *smu,
enum smu_baco_seq baco_seq)
{ … }
int smu_v11_0_get_bamaco_support(struct smu_context *smu)
{ … }
enum smu_baco_state smu_v11_0_baco_get_state(struct smu_context *smu)
{ … }
#define D3HOT_BACO_SEQUENCE …
#define D3HOT_BAMACO_SEQUENCE …
int smu_v11_0_baco_set_state(struct smu_context *smu, enum smu_baco_state state)
{ … }
int smu_v11_0_baco_enter(struct smu_context *smu)
{ … }
int smu_v11_0_baco_exit(struct smu_context *smu)
{ … }
int smu_v11_0_mode1_reset(struct smu_context *smu)
{ … }
int smu_v11_0_handle_passthrough_sbr(struct smu_context *smu, bool enable)
{ … }
int smu_v11_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type,
uint32_t *min, uint32_t *max)
{ … }
int smu_v11_0_set_soft_freq_limited_range(struct smu_context *smu,
enum smu_clk_type clk_type,
uint32_t min,
uint32_t max)
{ … }
int smu_v11_0_set_hard_freq_limited_range(struct smu_context *smu,
enum smu_clk_type clk_type,
uint32_t min,
uint32_t max)
{ … }
int smu_v11_0_set_performance_level(struct smu_context *smu,
enum amd_dpm_forced_level level)
{ … }
int smu_v11_0_set_power_source(struct smu_context *smu,
enum smu_power_src_type power_src)
{ … }
int smu_v11_0_get_dpm_freq_by_index(struct smu_context *smu,
enum smu_clk_type clk_type,
uint16_t level,
uint32_t *value)
{ … }
int smu_v11_0_get_dpm_level_count(struct smu_context *smu,
enum smu_clk_type clk_type,
uint32_t *value)
{ … }
int smu_v11_0_set_single_dpm_table(struct smu_context *smu,
enum smu_clk_type clk_type,
struct smu_11_0_dpm_table *single_dpm_table)
{ … }
int smu_v11_0_get_dpm_level_range(struct smu_context *smu,
enum smu_clk_type clk_type,
uint32_t *min_value,
uint32_t *max_value)
{ … }
int smu_v11_0_get_current_pcie_link_width_level(struct smu_context *smu)
{ … }
uint16_t smu_v11_0_get_current_pcie_link_width(struct smu_context *smu)
{ … }
int smu_v11_0_get_current_pcie_link_speed_level(struct smu_context *smu)
{ … }
uint16_t smu_v11_0_get_current_pcie_link_speed(struct smu_context *smu)
{ … }
int smu_v11_0_gfx_ulv_control(struct smu_context *smu,
bool enablement)
{ … }
int smu_v11_0_deep_sleep_control(struct smu_context *smu,
bool enablement)
{ … }
int smu_v11_0_restore_user_od_settings(struct smu_context *smu)
{ … }
void smu_v11_0_set_smu_mailbox_registers(struct smu_context *smu)
{ … }