#ifndef DSI_PHY_10NM_XML
#define DSI_PHY_10NM_XML
#ifdef __KERNEL__
#include <linux/bug.h>
#define assert(x) …
#else
#include <assert.h>
#endif
#ifdef __cplusplus
#define __struct_cast …
#else
#define __struct_cast(X) …
#endif
#define REG_DSI_10nm_PHY_CMN_REVISION_ID0 …
#define REG_DSI_10nm_PHY_CMN_REVISION_ID1 …
#define REG_DSI_10nm_PHY_CMN_REVISION_ID2 …
#define REG_DSI_10nm_PHY_CMN_REVISION_ID3 …
#define REG_DSI_10nm_PHY_CMN_CLK_CFG0 …
#define REG_DSI_10nm_PHY_CMN_CLK_CFG1 …
#define REG_DSI_10nm_PHY_CMN_GLBL_CTRL …
#define REG_DSI_10nm_PHY_CMN_RBUF_CTRL …
#define REG_DSI_10nm_PHY_CMN_VREG_CTRL …
#define REG_DSI_10nm_PHY_CMN_CTRL_0 …
#define REG_DSI_10nm_PHY_CMN_CTRL_1 …
#define REG_DSI_10nm_PHY_CMN_CTRL_2 …
#define REG_DSI_10nm_PHY_CMN_LANE_CFG0 …
#define REG_DSI_10nm_PHY_CMN_LANE_CFG1 …
#define REG_DSI_10nm_PHY_CMN_PLL_CNTRL …
#define REG_DSI_10nm_PHY_CMN_LANE_CTRL0 …
#define REG_DSI_10nm_PHY_CMN_LANE_CTRL1 …
#define REG_DSI_10nm_PHY_CMN_LANE_CTRL2 …
#define REG_DSI_10nm_PHY_CMN_LANE_CTRL3 …
#define REG_DSI_10nm_PHY_CMN_LANE_CTRL4 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_0 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_1 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_2 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_3 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_4 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_5 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_6 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_7 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_8 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_9 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_10 …
#define REG_DSI_10nm_PHY_CMN_TIMING_CTRL_11 …
#define REG_DSI_10nm_PHY_CMN_PHY_STATUS …
#define REG_DSI_10nm_PHY_CMN_LANE_STATUS0 …
#define REG_DSI_10nm_PHY_CMN_LANE_STATUS1 …
#define REG_DSI_10nm_PHY_LN(i0) …
static inline uint32_t REG_DSI_10nm_PHY_LN_CFG0(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_CFG1(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_CFG2(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_CFG3(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_PIN_SWAP(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_HSTX_STR_CTRL(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_OFFSET_TOP_CTRL(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_OFFSET_BOT_CTRL(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_LPTX_STR_CTRL(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_LPRX_CTRL(uint32_t i0) { … }
static inline uint32_t REG_DSI_10nm_PHY_LN_TX_DCTRL(uint32_t i0) { … }
#define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_ONE …
#define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_TWO …
#define REG_DSI_10nm_PHY_PLL_ANALOG_CONTROLS_THREE …
#define REG_DSI_10nm_PHY_PLL_DSM_DIVIDER …
#define REG_DSI_10nm_PHY_PLL_FEEDBACK_DIVIDER …
#define REG_DSI_10nm_PHY_PLL_SYSTEM_MUXES …
#define REG_DSI_10nm_PHY_PLL_CMODE …
#define REG_DSI_10nm_PHY_PLL_CALIBRATION_SETTINGS …
#define REG_DSI_10nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_THREE …
#define REG_DSI_10nm_PHY_PLL_FREQ_DETECT_SETTINGS_ONE …
#define REG_DSI_10nm_PHY_PLL_PFILT …
#define REG_DSI_10nm_PHY_PLL_IFILT …
#define REG_DSI_10nm_PHY_PLL_OUTDIV …
#define REG_DSI_10nm_PHY_PLL_CORE_OVERRIDE …
#define REG_DSI_10nm_PHY_PLL_CORE_INPUT_OVERRIDE …
#define REG_DSI_10nm_PHY_PLL_PLL_DIGITAL_TIMERS_TWO …
#define REG_DSI_10nm_PHY_PLL_DECIMAL_DIV_START_1 …
#define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_LOW_1 …
#define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_MID_1 …
#define REG_DSI_10nm_PHY_PLL_FRAC_DIV_START_HIGH_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_STEPSIZE_LOW_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_STEPSIZE_HIGH_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_DIV_PER_LOW_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_DIV_PER_HIGH_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_DIV_ADJPER_LOW_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_DIV_ADJPER_HIGH_1 …
#define REG_DSI_10nm_PHY_PLL_SSC_CONTROL …
#define REG_DSI_10nm_PHY_PLL_PLL_OUTDIV_RATE …
#define REG_DSI_10nm_PHY_PLL_PLL_LOCKDET_RATE_1 …
#define REG_DSI_10nm_PHY_PLL_PLL_PROP_GAIN_RATE_1 …
#define REG_DSI_10nm_PHY_PLL_PLL_BAND_SET_RATE_1 …
#define REG_DSI_10nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_1 …
#define REG_DSI_10nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 …
#define REG_DSI_10nm_PHY_PLL_PLL_LOCK_OVERRIDE …
#define REG_DSI_10nm_PHY_PLL_PLL_LOCK_DELAY …
#define REG_DSI_10nm_PHY_PLL_CLOCK_INVERTERS …
#define REG_DSI_10nm_PHY_PLL_COMMON_STATUS_ONE …
#ifdef __cplusplus
#endif
#endif