#ifndef DAL_DC_31_SMU_H_
#define DAL_DC_31_SMU_H_
#ifndef PMFW_DRIVER_IF_H
#define PMFW_DRIVER_IF_H
#define PMFW_DRIVER_IF_VERSION …
FloatInIntFormat_t;
DSPCLK_e;
DisplayClockTable_t;
WatermarkRowGeneric_t;
#define NUM_WM_RANGES …
#define WM_PSTATE_CHG …
#define WM_RETRAINING …
WM_CLOCK_e;
Watermarks_t;
CUSTOM_DPM_SETTING_e;
DpmActivityMonitorCoeffExt_t;
CustomDpmSettings_t;
#define NUM_DCFCLK_DPM_LEVELS …
#define NUM_DISPCLK_DPM_LEVELS …
#define NUM_DPPCLK_DPM_LEVELS …
#define NUM_SOCCLK_DPM_LEVELS …
#define NUM_VCN_DPM_LEVELS …
#define NUM_SOC_VOLTAGE_LEVELS …
#define NUM_DF_PSTATE_LEVELS …
WCK_RATIO_e;
DfPstateTable_t;
DpmClocks_t;
#define THROTTLER_STATUS_BIT_SPL …
#define THROTTLER_STATUS_BIT_FPPT …
#define THROTTLER_STATUS_BIT_SPPT …
#define THROTTLER_STATUS_BIT_SPPT_APU …
#define THROTTLER_STATUS_BIT_THM_CORE …
#define THROTTLER_STATUS_BIT_THM_GFX …
#define THROTTLER_STATUS_BIT_THM_SOC …
#define THROTTLER_STATUS_BIT_TDC_VDD …
#define THROTTLER_STATUS_BIT_TDC_SOC …
#define THROTTLER_STATUS_BIT_PROCHOT_CPU …
#define THROTTLER_STATUS_BIT_PROCHOT_GFX …
#define THROTTLER_STATUS_BIT_EDC_CPU …
#define THROTTLER_STATUS_BIT_EDC_GFX …
SmuMetrics_t;
#define WORKLOAD_PPLIB_FULL_SCREEN_3D_BIT …
#define WORKLOAD_PPLIB_VIDEO_BIT …
#define WORKLOAD_PPLIB_VR_BIT …
#define WORKLOAD_PPLIB_COMPUTE_BIT …
#define WORKLOAD_PPLIB_CUSTOM_BIT …
#define WORKLOAD_PPLIB_COUNT …
#define TABLE_BIOS_IF …
#define TABLE_WATERMARKS …
#define TABLE_CUSTOM_DPM …
#define TABLE_SPARE1 …
#define TABLE_DPMCLOCKS …
#define TABLE_MOMENTARY_PM …
#define TABLE_MODERN_STDBY …
#define TABLE_SMU_METRICS …
#define TABLE_COUNT …
#endif
struct dcn31_watermarks { … };
struct dcn31_smu_dpm_clks { … };
struct display_idle_optimization { … };
display_idle_optimization_u;
int dcn31_smu_get_smu_version(struct clk_mgr_internal *clk_mgr);
int dcn31_smu_set_dispclk(struct clk_mgr_internal *clk_mgr, int requested_dispclk_khz);
int dcn31_smu_set_dprefclk(struct clk_mgr_internal *clk_mgr);
int dcn31_smu_set_hard_min_dcfclk(struct clk_mgr_internal *clk_mgr, int requested_dcfclk_khz);
int dcn31_smu_set_min_deep_sleep_dcfclk(struct clk_mgr_internal *clk_mgr, int requested_min_ds_dcfclk_khz);
int dcn31_smu_set_dppclk(struct clk_mgr_internal *clk_mgr, int requested_dpp_khz);
void dcn31_smu_set_display_idle_optimization(struct clk_mgr_internal *clk_mgr, uint32_t idle_info);
void dcn31_smu_enable_phy_refclk_pwrdwn(struct clk_mgr_internal *clk_mgr, bool enable);
void dcn31_smu_enable_pme_wa(struct clk_mgr_internal *clk_mgr);
void dcn31_smu_set_dram_addr_high(struct clk_mgr_internal *clk_mgr, uint32_t addr_high);
void dcn31_smu_set_dram_addr_low(struct clk_mgr_internal *clk_mgr, uint32_t addr_low);
void dcn31_smu_transfer_dpm_table_smu_2_dram(struct clk_mgr_internal *clk_mgr);
void dcn31_smu_transfer_wm_table_dram_2_smu(struct clk_mgr_internal *clk_mgr);
void dcn31_smu_set_zstate_support(struct clk_mgr_internal *clk_mgr, enum dcn_zstate_support_state support);
void dcn31_smu_set_dtbclk(struct clk_mgr_internal *clk_mgr, bool enable);
#endif