#ifndef __DRXJ_MAP__H__
#define __DRXJ_MAP__H__ …
#ifdef _REGISTERTABLE_
#include <registertable.h>
extern register_table_t drxj_map[];
extern register_table_info_t drxj_map_info[];
#endif
#define ATV_COMM_EXEC__A …
#define ATV_COMM_EXEC__W …
#define ATV_COMM_EXEC__M …
#define ATV_COMM_EXEC__PRE …
#define ATV_COMM_EXEC_STOP …
#define ATV_COMM_EXEC_ACTIVE …
#define ATV_COMM_EXEC_HOLD …
#define ATV_COMM_STATE__A …
#define ATV_COMM_STATE__W …
#define ATV_COMM_STATE__M …
#define ATV_COMM_STATE__PRE …
#define ATV_COMM_MB__A …
#define ATV_COMM_MB__W …
#define ATV_COMM_MB__M …
#define ATV_COMM_MB__PRE …
#define ATV_COMM_INT_REQ__A …
#define ATV_COMM_INT_REQ__W …
#define ATV_COMM_INT_REQ__M …
#define ATV_COMM_INT_REQ__PRE …
#define ATV_COMM_INT_REQ_COMM_INT_REQ__B …
#define ATV_COMM_INT_REQ_COMM_INT_REQ__W …
#define ATV_COMM_INT_REQ_COMM_INT_REQ__M …
#define ATV_COMM_INT_REQ_COMM_INT_REQ__PRE …
#define ATV_COMM_INT_STA__A …
#define ATV_COMM_INT_STA__W …
#define ATV_COMM_INT_STA__M …
#define ATV_COMM_INT_STA__PRE …
#define ATV_COMM_INT_MSK__A …
#define ATV_COMM_INT_MSK__W …
#define ATV_COMM_INT_MSK__M …
#define ATV_COMM_INT_MSK__PRE …
#define ATV_COMM_INT_STM__A …
#define ATV_COMM_INT_STM__W …
#define ATV_COMM_INT_STM__M …
#define ATV_COMM_INT_STM__PRE …
#define ATV_COMM_KEY__A …
#define ATV_COMM_KEY__W …
#define ATV_COMM_KEY__M …
#define ATV_COMM_KEY__PRE …
#define ATV_COMM_KEY_KEY …
#define ATV_COMM_KEY_MIN …
#define ATV_COMM_KEY_MAX …
#define ATV_TOP_COMM_EXEC__A …
#define ATV_TOP_COMM_EXEC__W …
#define ATV_TOP_COMM_EXEC__M …
#define ATV_TOP_COMM_EXEC__PRE …
#define ATV_TOP_COMM_EXEC_STOP …
#define ATV_TOP_COMM_EXEC_ACTIVE …
#define ATV_TOP_COMM_EXEC_HOLD …
#define ATV_TOP_COMM_STATE__A …
#define ATV_TOP_COMM_STATE__W …
#define ATV_TOP_COMM_STATE__M …
#define ATV_TOP_COMM_STATE__PRE …
#define ATV_TOP_COMM_STATE_STATE__B …
#define ATV_TOP_COMM_STATE_STATE__W …
#define ATV_TOP_COMM_STATE_STATE__M …
#define ATV_TOP_COMM_STATE_STATE__PRE …
#define ATV_TOP_COMM_MB__A …
#define ATV_TOP_COMM_MB__W …
#define ATV_TOP_COMM_MB__M …
#define ATV_TOP_COMM_MB__PRE …
#define ATV_TOP_COMM_MB_CTL__B …
#define ATV_TOP_COMM_MB_CTL__W …
#define ATV_TOP_COMM_MB_CTL__M …
#define ATV_TOP_COMM_MB_CTL__PRE …
#define ATV_TOP_COMM_MB_OBS__B …
#define ATV_TOP_COMM_MB_OBS__W …
#define ATV_TOP_COMM_MB_OBS__M …
#define ATV_TOP_COMM_MB_OBS__PRE …
#define ATV_TOP_COMM_MB_MUX_CTRL__B …
#define ATV_TOP_COMM_MB_MUX_CTRL__W …
#define ATV_TOP_COMM_MB_MUX_CTRL__M …
#define ATV_TOP_COMM_MB_MUX_CTRL__PRE …
#define ATV_TOP_COMM_MB_MUX_CTRL_PEAK_S …
#define ATV_TOP_COMM_MB_MUX_CTRL_VID_GAIN …
#define ATV_TOP_COMM_MB_MUX_CTRL_CORR_O …
#define ATV_TOP_COMM_MB_MUX_CTRL_CR_ROT_O …
#define ATV_TOP_COMM_MB_MUX_CTRL_CR_IIR_IQ …
#define ATV_TOP_COMM_MB_MUX_CTRL_VIDEO_O …
#define ATV_TOP_COMM_MB_MUX_CTRL_SIF_O …
#define ATV_TOP_COMM_MB_MUX_CTRL_SIF2025_O …
#define ATV_TOP_COMM_MB_MUX_CTRL_POST_S …
#define ATV_TOP_COMM_MB_MUX_OBS__B …
#define ATV_TOP_COMM_MB_MUX_OBS__W …
#define ATV_TOP_COMM_MB_MUX_OBS__M …
#define ATV_TOP_COMM_MB_MUX_OBS__PRE …
#define ATV_TOP_COMM_MB_MUX_OBS_PEAK_S …
#define ATV_TOP_COMM_MB_MUX_OBS_VID_GAIN …
#define ATV_TOP_COMM_MB_MUX_OBS_CORR_O …
#define ATV_TOP_COMM_MB_MUX_OBS_CR_ROT_O …
#define ATV_TOP_COMM_MB_MUX_OBS_CR_IIR_IQ …
#define ATV_TOP_COMM_MB_MUX_OBS_VIDEO_O …
#define ATV_TOP_COMM_MB_MUX_OBS_SIF_O …
#define ATV_TOP_COMM_MB_MUX_OBS_SIF2025_O …
#define ATV_TOP_COMM_MB_MUX_OBS_POST_S …
#define ATV_TOP_COMM_INT_REQ__A …
#define ATV_TOP_COMM_INT_REQ__W …
#define ATV_TOP_COMM_INT_REQ__M …
#define ATV_TOP_COMM_INT_REQ__PRE …
#define ATV_TOP_COMM_INT_STA__A …
#define ATV_TOP_COMM_INT_STA__W …
#define ATV_TOP_COMM_INT_STA__M …
#define ATV_TOP_COMM_INT_STA__PRE …
#define ATV_TOP_COMM_INT_STA_FAGC_STA__B …
#define ATV_TOP_COMM_INT_STA_FAGC_STA__W …
#define ATV_TOP_COMM_INT_STA_FAGC_STA__M …
#define ATV_TOP_COMM_INT_STA_FAGC_STA__PRE …
#define ATV_TOP_COMM_INT_STA_OVM_STA__B …
#define ATV_TOP_COMM_INT_STA_OVM_STA__W …
#define ATV_TOP_COMM_INT_STA_OVM_STA__M …
#define ATV_TOP_COMM_INT_STA_OVM_STA__PRE …
#define ATV_TOP_COMM_INT_STA_AMPTH_STA__B …
#define ATV_TOP_COMM_INT_STA_AMPTH_STA__W …
#define ATV_TOP_COMM_INT_STA_AMPTH_STA__M …
#define ATV_TOP_COMM_INT_STA_AMPTH_STA__PRE …
#define ATV_TOP_COMM_INT_MSK__A …
#define ATV_TOP_COMM_INT_MSK__W …
#define ATV_TOP_COMM_INT_MSK__M …
#define ATV_TOP_COMM_INT_MSK__PRE …
#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__B …
#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__W …
#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__M …
#define ATV_TOP_COMM_INT_MSK_FAGC_MSK__PRE …
#define ATV_TOP_COMM_INT_MSK_OVM_MSK__B …
#define ATV_TOP_COMM_INT_MSK_OVM_MSK__W …
#define ATV_TOP_COMM_INT_MSK_OVM_MSK__M …
#define ATV_TOP_COMM_INT_MSK_OVM_MSK__PRE …
#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__B …
#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__W …
#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__M …
#define ATV_TOP_COMM_INT_MSK_AMPTH_MSK__PRE …
#define ATV_TOP_COMM_INT_STM__A …
#define ATV_TOP_COMM_INT_STM__W …
#define ATV_TOP_COMM_INT_STM__M …
#define ATV_TOP_COMM_INT_STM__PRE …
#define ATV_TOP_COMM_INT_STM_FAGC_STM__B …
#define ATV_TOP_COMM_INT_STM_FAGC_STM__W …
#define ATV_TOP_COMM_INT_STM_FAGC_STM__M …
#define ATV_TOP_COMM_INT_STM_FAGC_STM__PRE …
#define ATV_TOP_COMM_INT_STM_OVM_STM__B …
#define ATV_TOP_COMM_INT_STM_OVM_STM__W …
#define ATV_TOP_COMM_INT_STM_OVM_STM__M …
#define ATV_TOP_COMM_INT_STM_OVM_STM__PRE …
#define ATV_TOP_COMM_INT_STM_AMPTH_STM__B …
#define ATV_TOP_COMM_INT_STM_AMPTH_STM__W …
#define ATV_TOP_COMM_INT_STM_AMPTH_STM__M …
#define ATV_TOP_COMM_INT_STM_AMPTH_STM__PRE …
#define ATV_TOP_COMM_KEY__A …
#define ATV_TOP_COMM_KEY__W …
#define ATV_TOP_COMM_KEY__M …
#define ATV_TOP_COMM_KEY__PRE …
#define ATV_TOP_COMM_KEY_KEY__B …
#define ATV_TOP_COMM_KEY_KEY__W …
#define ATV_TOP_COMM_KEY_KEY__M …
#define ATV_TOP_COMM_KEY_KEY__PRE …
#define ATV_TOP_COMM_KEY_KEY_KEY …
#define ATV_TOP_COMM_KEY_KEY_MIN …
#define ATV_TOP_COMM_KEY_KEY_MAX …
#define ATV_TOP_CR_AMP_TH__A …
#define ATV_TOP_CR_AMP_TH__W …
#define ATV_TOP_CR_AMP_TH__M …
#define ATV_TOP_CR_AMP_TH__PRE …
#define ATV_TOP_CR_AMP_TH_MN …
#define ATV_TOP_CR_CONT__A …
#define ATV_TOP_CR_CONT__W …
#define ATV_TOP_CR_CONT__M …
#define ATV_TOP_CR_CONT__PRE …
#define ATV_TOP_CR_CONT_CR_P__B …
#define ATV_TOP_CR_CONT_CR_P__W …
#define ATV_TOP_CR_CONT_CR_P__M …
#define ATV_TOP_CR_CONT_CR_P__PRE …
#define ATV_TOP_CR_CONT_CR_P_MN …
#define ATV_TOP_CR_CONT_CR_P_FM …
#define ATV_TOP_CR_CONT_CR_D__B …
#define ATV_TOP_CR_CONT_CR_D__W …
#define ATV_TOP_CR_CONT_CR_D__M …
#define ATV_TOP_CR_CONT_CR_D__PRE …
#define ATV_TOP_CR_CONT_CR_D_MN …
#define ATV_TOP_CR_CONT_CR_D_FM …
#define ATV_TOP_CR_CONT_CR_I__B …
#define ATV_TOP_CR_CONT_CR_I__W …
#define ATV_TOP_CR_CONT_CR_I__M …
#define ATV_TOP_CR_CONT_CR_I__PRE …
#define ATV_TOP_CR_CONT_CR_I_MN …
#define ATV_TOP_CR_CONT_CR_I_FM …
#define ATV_TOP_CR_OVM_TH__A …
#define ATV_TOP_CR_OVM_TH__W …
#define ATV_TOP_CR_OVM_TH__M …
#define ATV_TOP_CR_OVM_TH__PRE …
#define ATV_TOP_CR_OVM_TH_MN …
#define ATV_TOP_CR_OVM_TH_FM …
#define ATV_TOP_NOISE_TH__A …
#define ATV_TOP_NOISE_TH__W …
#define ATV_TOP_NOISE_TH__M …
#define ATV_TOP_NOISE_TH__PRE …
#define ATV_TOP_NOISE_TH_MN …
#define ATV_TOP_EQU0__A …
#define ATV_TOP_EQU0__W …
#define ATV_TOP_EQU0__M …
#define ATV_TOP_EQU0__PRE …
#define ATV_TOP_EQU0_EQU_C0__B …
#define ATV_TOP_EQU0_EQU_C0__W …
#define ATV_TOP_EQU0_EQU_C0__M …
#define ATV_TOP_EQU0_EQU_C0__PRE …
#define ATV_TOP_EQU0_EQU_C0_MN …
#define ATV_TOP_EQU1__A …
#define ATV_TOP_EQU1__W …
#define ATV_TOP_EQU1__M …
#define ATV_TOP_EQU1__PRE …
#define ATV_TOP_EQU1_EQU_C1__B …
#define ATV_TOP_EQU1_EQU_C1__W …
#define ATV_TOP_EQU1_EQU_C1__M …
#define ATV_TOP_EQU1_EQU_C1__PRE …
#define ATV_TOP_EQU1_EQU_C1_MN …
#define ATV_TOP_EQU2__A …
#define ATV_TOP_EQU2__W …
#define ATV_TOP_EQU2__M …
#define ATV_TOP_EQU2__PRE …
#define ATV_TOP_EQU2_EQU_C2__B …
#define ATV_TOP_EQU2_EQU_C2__W …
#define ATV_TOP_EQU2_EQU_C2__M …
#define ATV_TOP_EQU2_EQU_C2__PRE …
#define ATV_TOP_EQU2_EQU_C2_MN …
#define ATV_TOP_EQU3__A …
#define ATV_TOP_EQU3__W …
#define ATV_TOP_EQU3__M …
#define ATV_TOP_EQU3__PRE …
#define ATV_TOP_EQU3_EQU_C3__B …
#define ATV_TOP_EQU3_EQU_C3__W …
#define ATV_TOP_EQU3_EQU_C3__M …
#define ATV_TOP_EQU3_EQU_C3__PRE …
#define ATV_TOP_EQU3_EQU_C3_MN …
#define ATV_TOP_ROT_MODE__A …
#define ATV_TOP_ROT_MODE__W …
#define ATV_TOP_ROT_MODE__M …
#define ATV_TOP_ROT_MODE__PRE …
#define ATV_TOP_ROT_MODE_AMPTH_DEPEND …
#define ATV_TOP_ROT_MODE_ALWAYS …
#define ATV_TOP_MOD_CONTROL__A …
#define ATV_TOP_MOD_CONTROL__W …
#define ATV_TOP_MOD_CONTROL__M …
#define ATV_TOP_MOD_CONTROL__PRE …
#define ATV_TOP_MOD_CONTROL_MOD_IR__B …
#define ATV_TOP_MOD_CONTROL_MOD_IR__W …
#define ATV_TOP_MOD_CONTROL_MOD_IR__M …
#define ATV_TOP_MOD_CONTROL_MOD_IR__PRE …
#define ATV_TOP_MOD_CONTROL_MOD_IR_MN …
#define ATV_TOP_MOD_CONTROL_MOD_IR_FM …
#define ATV_TOP_MOD_CONTROL_MOD_IF__B …
#define ATV_TOP_MOD_CONTROL_MOD_IF__W …
#define ATV_TOP_MOD_CONTROL_MOD_IF__M …
#define ATV_TOP_MOD_CONTROL_MOD_IF__PRE …
#define ATV_TOP_MOD_CONTROL_MOD_IF_MN …
#define ATV_TOP_MOD_CONTROL_MOD_IF_FM …
#define ATV_TOP_MOD_CONTROL_MOD_MODE__B …
#define ATV_TOP_MOD_CONTROL_MOD_MODE__W …
#define ATV_TOP_MOD_CONTROL_MOD_MODE__M …
#define ATV_TOP_MOD_CONTROL_MOD_MODE__PRE …
#define ATV_TOP_MOD_CONTROL_MOD_MODE_RISE …
#define ATV_TOP_MOD_CONTROL_MOD_MODE_RISE_FALL …
#define ATV_TOP_MOD_CONTROL_MOD_TH__B …
#define ATV_TOP_MOD_CONTROL_MOD_TH__W …
#define ATV_TOP_MOD_CONTROL_MOD_TH__M …
#define ATV_TOP_MOD_CONTROL_MOD_TH__PRE …
#define ATV_TOP_MOD_CONTROL_MOD_TH_MN …
#define ATV_TOP_MOD_CONTROL_MOD_TH_FM …
#define ATV_TOP_STD__A …
#define ATV_TOP_STD__W …
#define ATV_TOP_STD__M …
#define ATV_TOP_STD__PRE …
#define ATV_TOP_STD_MODE__B …
#define ATV_TOP_STD_MODE__W …
#define ATV_TOP_STD_MODE__M …
#define ATV_TOP_STD_MODE__PRE …
#define ATV_TOP_STD_MODE_MN …
#define ATV_TOP_STD_MODE_FM …
#define ATV_TOP_STD_VID_POL__B …
#define ATV_TOP_STD_VID_POL__W …
#define ATV_TOP_STD_VID_POL__M …
#define ATV_TOP_STD_VID_POL__PRE …
#define ATV_TOP_STD_VID_POL_NEG …
#define ATV_TOP_STD_VID_POL_POS …
#define ATV_TOP_VID_AMP__A …
#define ATV_TOP_VID_AMP__W …
#define ATV_TOP_VID_AMP__M …
#define ATV_TOP_VID_AMP__PRE …
#define ATV_TOP_VID_AMP_MN …
#define ATV_TOP_VID_AMP_FM …
#define ATV_TOP_VID_PEAK__A …
#define ATV_TOP_VID_PEAK__W …
#define ATV_TOP_VID_PEAK__M …
#define ATV_TOP_VID_PEAK__PRE …
#define ATV_TOP_FAGC_TH__A …
#define ATV_TOP_FAGC_TH__W …
#define ATV_TOP_FAGC_TH__M …
#define ATV_TOP_FAGC_TH__PRE …
#define ATV_TOP_FAGC_TH_MN …
#define ATV_TOP_SYNC_SLICE__A …
#define ATV_TOP_SYNC_SLICE__W …
#define ATV_TOP_SYNC_SLICE__M …
#define ATV_TOP_SYNC_SLICE__PRE …
#define ATV_TOP_SYNC_SLICE_MN …
#define ATV_TOP_SIF_GAIN__A …
#define ATV_TOP_SIF_GAIN__W …
#define ATV_TOP_SIF_GAIN__M …
#define ATV_TOP_SIF_GAIN__PRE …
#define ATV_TOP_SIF_TP__A …
#define ATV_TOP_SIF_TP__W …
#define ATV_TOP_SIF_TP__M …
#define ATV_TOP_SIF_TP__PRE …
#define ATV_TOP_MOD_ACCU__A …
#define ATV_TOP_MOD_ACCU__W …
#define ATV_TOP_MOD_ACCU__M …
#define ATV_TOP_MOD_ACCU__PRE …
#define ATV_TOP_CR_FREQ__A …
#define ATV_TOP_CR_FREQ__W …
#define ATV_TOP_CR_FREQ__M …
#define ATV_TOP_CR_FREQ__PRE …
#define ATV_TOP_CR_PHAD__A …
#define ATV_TOP_CR_PHAD__W …
#define ATV_TOP_CR_PHAD__M …
#define ATV_TOP_CR_PHAD__PRE …
#define ATV_TOP_AF_SIF_ATT__A …
#define ATV_TOP_AF_SIF_ATT__W …
#define ATV_TOP_AF_SIF_ATT__M …
#define ATV_TOP_AF_SIF_ATT__PRE …
#define ATV_TOP_AF_SIF_ATT_0DB …
#define ATV_TOP_AF_SIF_ATT_M3DB …
#define ATV_TOP_AF_SIF_ATT_M6DB …
#define ATV_TOP_AF_SIF_ATT_M9DB …
#define ATV_TOP_STDBY__A …
#define ATV_TOP_STDBY__W …
#define ATV_TOP_STDBY__M …
#define ATV_TOP_STDBY__PRE …
#define ATV_TOP_STDBY_SIF_STDBY__B …
#define ATV_TOP_STDBY_SIF_STDBY__W …
#define ATV_TOP_STDBY_SIF_STDBY__M …
#define ATV_TOP_STDBY_SIF_STDBY__PRE …
#define ATV_TOP_STDBY_SIF_STDBY_ACTIVE …
#define ATV_TOP_STDBY_SIF_STDBY_STANDBY …
#define ATV_TOP_STDBY_CVBS_STDBY__B …
#define ATV_TOP_STDBY_CVBS_STDBY__W …
#define ATV_TOP_STDBY_CVBS_STDBY__M …
#define ATV_TOP_STDBY_CVBS_STDBY__PRE …
#define ATV_TOP_STDBY_CVBS_STDBY_A1_ACTIVE …
#define ATV_TOP_STDBY_CVBS_STDBY_A1_STANDBY …
#define ATV_TOP_STDBY_CVBS_STDBY_A2_ACTIVE …
#define ATV_TOP_STDBY_CVBS_STDBY_A2_STANDBY …
#define ATV_TOP_OVERRIDE_SFR__A …
#define ATV_TOP_OVERRIDE_SFR__W …
#define ATV_TOP_OVERRIDE_SFR__M …
#define ATV_TOP_OVERRIDE_SFR__PRE …
#define ATV_TOP_OVERRIDE_SFR_ACTIVE …
#define ATV_TOP_OVERRIDE_SFR_OVERRIDE …
#define ATV_TOP_SFR_VID_GAIN__A …
#define ATV_TOP_SFR_VID_GAIN__W …
#define ATV_TOP_SFR_VID_GAIN__M …
#define ATV_TOP_SFR_VID_GAIN__PRE …
#define ATV_TOP_SFR_AGC_RES__A …
#define ATV_TOP_SFR_AGC_RES__W …
#define ATV_TOP_SFR_AGC_RES__M …
#define ATV_TOP_SFR_AGC_RES__PRE …
#define ATV_TOP_OVM_COMP__A …
#define ATV_TOP_OVM_COMP__W …
#define ATV_TOP_OVM_COMP__M …
#define ATV_TOP_OVM_COMP__PRE …
#define ATV_TOP_OUT_CONF__A …
#define ATV_TOP_OUT_CONF__W …
#define ATV_TOP_OUT_CONF__M …
#define ATV_TOP_OUT_CONF__PRE …
#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__B …
#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__W …
#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__M …
#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN__PRE …
#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN_UNSIGNED …
#define ATV_TOP_OUT_CONF_CVBS_DAC_SIGN_SIGNED …
#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__B …
#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__W …
#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__M …
#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN__PRE …
#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN_UNSIGNED …
#define ATV_TOP_OUT_CONF_SIF_DAC_SIGN_SIGNED …
#define ATV_TOP_OUT_CONF_SIF20_SIGN__B …
#define ATV_TOP_OUT_CONF_SIF20_SIGN__W …
#define ATV_TOP_OUT_CONF_SIF20_SIGN__M …
#define ATV_TOP_OUT_CONF_SIF20_SIGN__PRE …
#define ATV_TOP_OUT_CONF_SIF20_SIGN_UNSIGNED …
#define ATV_TOP_OUT_CONF_SIF20_SIGN_SIGNED …
#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__B …
#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__W …
#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__M …
#define ATV_TOP_OUT_CONF_CVBS_DAC_BR__PRE …
#define ATV_TOP_OUT_CONF_CVBS_DAC_BR_NORMAL …
#define ATV_TOP_OUT_CONF_CVBS_DAC_BR_BITREVERSED …
#define ATV_TOP_OUT_CONF_SIF_DAC_BR__B …
#define ATV_TOP_OUT_CONF_SIF_DAC_BR__W …
#define ATV_TOP_OUT_CONF_SIF_DAC_BR__M …
#define ATV_TOP_OUT_CONF_SIF_DAC_BR__PRE …
#define ATV_TOP_OUT_CONF_SIF_DAC_BR_NORMAL …
#define ATV_TOP_OUT_CONF_SIF_DAC_BR_BITREVERSED …
#define ATV_AFT_COMM_EXEC__A …
#define ATV_AFT_COMM_EXEC__W …
#define ATV_AFT_COMM_EXEC__M …
#define ATV_AFT_COMM_EXEC__PRE …
#define ATV_AFT_COMM_EXEC_STOP …
#define ATV_AFT_COMM_EXEC_ACTIVE …
#define ATV_AFT_COMM_EXEC_HOLD …
#define ATV_AFT_TST__A …
#define ATV_AFT_TST__W …
#define ATV_AFT_TST__M …
#define ATV_AFT_TST__PRE …
#define AUD_COMM_EXEC__A …
#define AUD_COMM_EXEC__W …
#define AUD_COMM_EXEC__M …
#define AUD_COMM_EXEC__PRE …
#define AUD_COMM_EXEC_STOP …
#define AUD_COMM_EXEC_ACTIVE …
#define AUD_COMM_MB__A …
#define AUD_COMM_MB__W …
#define AUD_COMM_MB__M …
#define AUD_COMM_MB__PRE …
#define AUD_TOP_COMM_EXEC__A …
#define AUD_TOP_COMM_EXEC__W …
#define AUD_TOP_COMM_EXEC__M …
#define AUD_TOP_COMM_EXEC__PRE …
#define AUD_TOP_COMM_EXEC_STOP …
#define AUD_TOP_COMM_EXEC_ACTIVE …
#define AUD_TOP_COMM_MB__A …
#define AUD_TOP_COMM_MB__W …
#define AUD_TOP_COMM_MB__M …
#define AUD_TOP_COMM_MB__PRE …
#define AUD_TOP_COMM_MB_CTL__B …
#define AUD_TOP_COMM_MB_CTL__W …
#define AUD_TOP_COMM_MB_CTL__M …
#define AUD_TOP_COMM_MB_CTL__PRE …
#define AUD_TOP_COMM_MB_CTL_CTR_OFF …
#define AUD_TOP_COMM_MB_CTL_CTR_ON …
#define AUD_TOP_COMM_MB_OBS__B …
#define AUD_TOP_COMM_MB_OBS__W …
#define AUD_TOP_COMM_MB_OBS__M …
#define AUD_TOP_COMM_MB_OBS__PRE …
#define AUD_TOP_COMM_MB_OBS_OBS_OFF …
#define AUD_TOP_COMM_MB_OBS_OBS_ON …
#define AUD_TOP_COMM_MB_MUX_CTRL__B …
#define AUD_TOP_COMM_MB_MUX_CTRL__W …
#define AUD_TOP_COMM_MB_MUX_CTRL__M …
#define AUD_TOP_COMM_MB_MUX_CTRL__PRE …
#define AUD_TOP_COMM_MB_MUX_CTRL_DEMOD_TBO …
#define AUD_TOP_COMM_MB_MUX_CTRL_XDFP_IRQS …
#define AUD_TOP_COMM_MB_MUX_CTRL_OBSERVEPC …
#define AUD_TOP_COMM_MB_MUX_CTRL_SAOUT …
#define AUD_TOP_COMM_MB_MUX_CTRL_XDFP_SCHEQ …
#define AUD_TOP_COMM_MB_MUX_OBS__B …
#define AUD_TOP_COMM_MB_MUX_OBS__W …
#define AUD_TOP_COMM_MB_MUX_OBS__M …
#define AUD_TOP_COMM_MB_MUX_OBS__PRE …
#define AUD_TOP_COMM_MB_MUX_OBS_DEMOD_TBO …
#define AUD_TOP_COMM_MB_MUX_OBS_XDFP_IRQS …
#define AUD_TOP_COMM_MB_MUX_OBS_OBSERVEPC …
#define AUD_TOP_COMM_MB_MUX_OBS_SAOUT …
#define AUD_TOP_COMM_MB_MUX_OBS_XDFP_SCHEQ …
#define AUD_TOP_TR_MDE__A …
#define AUD_TOP_TR_MDE__W …
#define AUD_TOP_TR_MDE__M …
#define AUD_TOP_TR_MDE__PRE …
#define AUD_TOP_TR_MDE_FIFO_SIZE__B …
#define AUD_TOP_TR_MDE_FIFO_SIZE__W …
#define AUD_TOP_TR_MDE_FIFO_SIZE__M …
#define AUD_TOP_TR_MDE_FIFO_SIZE__PRE …
#define AUD_TOP_TR_MDE_RD_LOCK__B …
#define AUD_TOP_TR_MDE_RD_LOCK__W …
#define AUD_TOP_TR_MDE_RD_LOCK__M …
#define AUD_TOP_TR_MDE_RD_LOCK__PRE …
#define AUD_TOP_TR_MDE_RD_LOCK_NORMAL …
#define AUD_TOP_TR_MDE_RD_LOCK_LOCK …
#define AUD_TOP_TR_CTR__A …
#define AUD_TOP_TR_CTR__W …
#define AUD_TOP_TR_CTR__M …
#define AUD_TOP_TR_CTR__PRE …
#define AUD_TOP_TR_CTR_FIFO_RD_RDY__B …
#define AUD_TOP_TR_CTR_FIFO_RD_RDY__W …
#define AUD_TOP_TR_CTR_FIFO_RD_RDY__M …
#define AUD_TOP_TR_CTR_FIFO_RD_RDY__PRE …
#define AUD_TOP_TR_CTR_FIFO_RD_RDY_NOT_READY …
#define AUD_TOP_TR_CTR_FIFO_RD_RDY_READY …
#define AUD_TOP_TR_CTR_FIFO_EMPTY__B …
#define AUD_TOP_TR_CTR_FIFO_EMPTY__W …
#define AUD_TOP_TR_CTR_FIFO_EMPTY__M …
#define AUD_TOP_TR_CTR_FIFO_EMPTY__PRE …
#define AUD_TOP_TR_CTR_FIFO_EMPTY_NOT_EMPTY …
#define AUD_TOP_TR_CTR_FIFO_EMPTY_EMPTY …
#define AUD_TOP_TR_CTR_FIFO_LOCK__B …
#define AUD_TOP_TR_CTR_FIFO_LOCK__W …
#define AUD_TOP_TR_CTR_FIFO_LOCK__M …
#define AUD_TOP_TR_CTR_FIFO_LOCK__PRE …
#define AUD_TOP_TR_CTR_FIFO_LOCK_UNLOCKED …
#define AUD_TOP_TR_CTR_FIFO_LOCK_LOCKED …
#define AUD_TOP_TR_CTR_FIFO_FULL__B …
#define AUD_TOP_TR_CTR_FIFO_FULL__W …
#define AUD_TOP_TR_CTR_FIFO_FULL__M …
#define AUD_TOP_TR_CTR_FIFO_FULL__PRE …
#define AUD_TOP_TR_CTR_FIFO_FULL_EMPTY …
#define AUD_TOP_TR_CTR_FIFO_FULL_FULL …
#define AUD_TOP_TR_RD_REG__A …
#define AUD_TOP_TR_RD_REG__W …
#define AUD_TOP_TR_RD_REG__M …
#define AUD_TOP_TR_RD_REG__PRE …
#define AUD_TOP_TR_RD_REG_RESULT__B …
#define AUD_TOP_TR_RD_REG_RESULT__W …
#define AUD_TOP_TR_RD_REG_RESULT__M …
#define AUD_TOP_TR_RD_REG_RESULT__PRE …
#define AUD_TOP_TR_TIMER__A …
#define AUD_TOP_TR_TIMER__W …
#define AUD_TOP_TR_TIMER__M …
#define AUD_TOP_TR_TIMER__PRE …
#define AUD_TOP_TR_TIMER_CYCLES__B …
#define AUD_TOP_TR_TIMER_CYCLES__W …
#define AUD_TOP_TR_TIMER_CYCLES__M …
#define AUD_TOP_TR_TIMER_CYCLES__PRE …
#define AUD_TOP_DEMOD_TBO_SEL__A …
#define AUD_TOP_DEMOD_TBO_SEL__W …
#define AUD_TOP_DEMOD_TBO_SEL__M …
#define AUD_TOP_DEMOD_TBO_SEL__PRE …
#define AUD_DEM_WR_MODUS__A …
#define AUD_DEM_WR_MODUS__W …
#define AUD_DEM_WR_MODUS__M …
#define AUD_DEM_WR_MODUS__PRE …
#define AUD_DEM_WR_MODUS_MOD_ASS__B …
#define AUD_DEM_WR_MODUS_MOD_ASS__W …
#define AUD_DEM_WR_MODUS_MOD_ASS__M …
#define AUD_DEM_WR_MODUS_MOD_ASS__PRE …
#define AUD_DEM_WR_MODUS_MOD_ASS_OFF …
#define AUD_DEM_WR_MODUS_MOD_ASS_ON …
#define AUD_DEM_WR_MODUS_MOD_STATINTERR__B …
#define AUD_DEM_WR_MODUS_MOD_STATINTERR__W …
#define AUD_DEM_WR_MODUS_MOD_STATINTERR__M …
#define AUD_DEM_WR_MODUS_MOD_STATINTERR__PRE …
#define AUD_DEM_WR_MODUS_MOD_STATINTERR_DISABLE …
#define AUD_DEM_WR_MODUS_MOD_STATINTERR_ENABLE …
#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__B …
#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__W …
#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__M …
#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG__PRE …
#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG_ENABLED …
#define AUD_DEM_WR_MODUS_MOD_DIS_STD_CHG_DISABLED …
#define AUD_DEM_WR_MODUS_MOD_HDEV_A__B …
#define AUD_DEM_WR_MODUS_MOD_HDEV_A__W …
#define AUD_DEM_WR_MODUS_MOD_HDEV_A__M …
#define AUD_DEM_WR_MODUS_MOD_HDEV_A__PRE …
#define AUD_DEM_WR_MODUS_MOD_HDEV_A_NORMAL …
#define AUD_DEM_WR_MODUS_MOD_HDEV_A_HIGH_DEVIATION …
#define AUD_DEM_WR_MODUS_MOD_CM_A__B …
#define AUD_DEM_WR_MODUS_MOD_CM_A__W …
#define AUD_DEM_WR_MODUS_MOD_CM_A__M …
#define AUD_DEM_WR_MODUS_MOD_CM_A__PRE …
#define AUD_DEM_WR_MODUS_MOD_CM_A_MUTE …
#define AUD_DEM_WR_MODUS_MOD_CM_A_NOISE …
#define AUD_DEM_WR_MODUS_MOD_CM_B__B …
#define AUD_DEM_WR_MODUS_MOD_CM_B__W …
#define AUD_DEM_WR_MODUS_MOD_CM_B__M …
#define AUD_DEM_WR_MODUS_MOD_CM_B__PRE …
#define AUD_DEM_WR_MODUS_MOD_CM_B_MUTE …
#define AUD_DEM_WR_MODUS_MOD_CM_B_NOISE …
#define AUD_DEM_WR_MODUS_MOD_FMRADIO__B …
#define AUD_DEM_WR_MODUS_MOD_FMRADIO__W …
#define AUD_DEM_WR_MODUS_MOD_FMRADIO__M …
#define AUD_DEM_WR_MODUS_MOD_FMRADIO__PRE …
#define AUD_DEM_WR_MODUS_MOD_FMRADIO_US_75U …
#define AUD_DEM_WR_MODUS_MOD_FMRADIO_EU_50U …
#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__B …
#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__W …
#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__M …
#define AUD_DEM_WR_MODUS_MOD_6_5MHZ__PRE …
#define AUD_DEM_WR_MODUS_MOD_6_5MHZ_SECAM …
#define AUD_DEM_WR_MODUS_MOD_6_5MHZ_D_K …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__B …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__W …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__M …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ__PRE …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_M_KOREA …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_M_BTSC …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_M_EIAJ …
#define AUD_DEM_WR_MODUS_MOD_4_5MHZ_CHROMA …
#define AUD_DEM_WR_MODUS_MOD_BTSC__B …
#define AUD_DEM_WR_MODUS_MOD_BTSC__W …
#define AUD_DEM_WR_MODUS_MOD_BTSC__M …
#define AUD_DEM_WR_MODUS_MOD_BTSC__PRE …
#define AUD_DEM_WR_MODUS_MOD_BTSC_BTSC_STEREO …
#define AUD_DEM_WR_MODUS_MOD_BTSC_BTSC_SAP …
#define AUD_DEM_WR_STANDARD_SEL__A …
#define AUD_DEM_WR_STANDARD_SEL__W …
#define AUD_DEM_WR_STANDARD_SEL__M …
#define AUD_DEM_WR_STANDARD_SEL__PRE …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__B …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__W …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__M …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL__PRE …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_AUTO …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_M_KOREA …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BG_FM …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K1 …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K2 …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K3 …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BG_NICAM_FM …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_L_NICAM_AM …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_I_NICAM_FM …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_D_K_NICAM_FM …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BTSC_STEREO …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_BTSC_SAP …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_EIA_J …
#define AUD_DEM_WR_STANDARD_SEL_STD_SEL_FM_RADIO …
#define AUD_DEM_RD_STANDARD_RES__A …
#define AUD_DEM_RD_STANDARD_RES__W …
#define AUD_DEM_RD_STANDARD_RES__M …
#define AUD_DEM_RD_STANDARD_RES__PRE …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__B …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__W …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__M …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT__PRE …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_NO_SOUND_STANDARD …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_NTSC_M_DUAL_CARRIER_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_B_G_DUAL_CARRIER_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K1_DUAL_CARRIER_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K2_DUAL_CARRIER_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K3_DUAL_CARRIER_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_B_G_NICAM_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_L_NICAM_AM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_I_NICAM_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_D_K_NICAM_FM …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_BTSC_STEREO …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_BTSC_MONO_SAP …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_NTSC_EIA_J …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_FM_RADIO …
#define AUD_DEM_RD_STANDARD_RES_STD_RESULT_DETECTION_STILL_ACTIVE …
#define AUD_DEM_RD_STATUS__A …
#define AUD_DEM_RD_STATUS__W …
#define AUD_DEM_RD_STATUS__M …
#define AUD_DEM_RD_STATUS__PRE …
#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__B …
#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__W …
#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__M …
#define AUD_DEM_RD_STATUS_STAT_NEW_RDS__PRE …
#define AUD_DEM_RD_STATUS_STAT_NEW_RDS_NO_RDS_DATA …
#define AUD_DEM_RD_STATUS_STAT_NEW_RDS_NEW_RDS_DATA …
#define AUD_DEM_RD_STATUS_STAT_CARR_A__B …
#define AUD_DEM_RD_STATUS_STAT_CARR_A__W …
#define AUD_DEM_RD_STATUS_STAT_CARR_A__M …
#define AUD_DEM_RD_STATUS_STAT_CARR_A__PRE …
#define AUD_DEM_RD_STATUS_STAT_CARR_A_DETECTED …
#define AUD_DEM_RD_STATUS_STAT_CARR_A_NOT_DETECTED …
#define AUD_DEM_RD_STATUS_STAT_CARR_B__B …
#define AUD_DEM_RD_STATUS_STAT_CARR_B__W …
#define AUD_DEM_RD_STATUS_STAT_CARR_B__M …
#define AUD_DEM_RD_STATUS_STAT_CARR_B__PRE …
#define AUD_DEM_RD_STATUS_STAT_CARR_B_DETECTED …
#define AUD_DEM_RD_STATUS_STAT_CARR_B_NOT_DETECTED …
#define AUD_DEM_RD_STATUS_STAT_NICAM__B …
#define AUD_DEM_RD_STATUS_STAT_NICAM__W …
#define AUD_DEM_RD_STATUS_STAT_NICAM__M …
#define AUD_DEM_RD_STATUS_STAT_NICAM__PRE …
#define AUD_DEM_RD_STATUS_STAT_NICAM_NO_NICAM …
#define AUD_DEM_RD_STATUS_STAT_NICAM_NICAM_DETECTED …
#define AUD_DEM_RD_STATUS_STAT_STEREO__B …
#define AUD_DEM_RD_STATUS_STAT_STEREO__W …
#define AUD_DEM_RD_STATUS_STAT_STEREO__M …
#define AUD_DEM_RD_STATUS_STAT_STEREO__PRE …
#define AUD_DEM_RD_STATUS_STAT_STEREO_NO_STEREO …
#define AUD_DEM_RD_STATUS_STAT_STEREO_STEREO …
#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__B …
#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__W …
#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__M …
#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO__PRE …
#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO_DEPENDENT_FM_MONO_PROGRAM …
#define AUD_DEM_RD_STATUS_STAT_INDEP_MONO_INDEPENDENT_FM_MONO_PROGRAM …
#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__B …
#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__W …
#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__M …
#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP__PRE …
#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP_NO_SAP …
#define AUD_DEM_RD_STATUS_STAT_BIL_OR_SAP_SAP …
#define AUD_DEM_RD_STATUS_BAD_NICAM__B …
#define AUD_DEM_RD_STATUS_BAD_NICAM__W …
#define AUD_DEM_RD_STATUS_BAD_NICAM__M …
#define AUD_DEM_RD_STATUS_BAD_NICAM__PRE …
#define AUD_DEM_RD_STATUS_BAD_NICAM_OK …
#define AUD_DEM_RD_STATUS_BAD_NICAM_BAD …
#define AUD_DEM_RD_RDS_ARRAY_CNT__A …
#define AUD_DEM_RD_RDS_ARRAY_CNT__W …
#define AUD_DEM_RD_RDS_ARRAY_CNT__M …
#define AUD_DEM_RD_RDS_ARRAY_CNT__PRE …
#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__B …
#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__W …
#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__M …
#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT__PRE …
#define AUD_DEM_RD_RDS_ARRAY_CNT_RDS_ARRAY_CT_RDS_DATA_NOT_VALID …
#define AUD_DEM_RD_RDS_DATA__A …
#define AUD_DEM_RD_RDS_DATA__W …
#define AUD_DEM_RD_RDS_DATA__M …
#define AUD_DEM_RD_RDS_DATA__PRE …
#define AUD_DSP_WR_FM_PRESC__A …
#define AUD_DSP_WR_FM_PRESC__W …
#define AUD_DSP_WR_FM_PRESC__M …
#define AUD_DSP_WR_FM_PRESC__PRE …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__B …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__W …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__M …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC__PRE …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_28_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_50_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_75_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_100_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_150_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_180_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_FM_PRESC_FM_AM_PRESC_380_KHZ_FM_DEVIATION …
#define AUD_DSP_WR_NICAM_PRESC__A …
#define AUD_DSP_WR_NICAM_PRESC__W …
#define AUD_DSP_WR_NICAM_PRESC__M …
#define AUD_DSP_WR_NICAM_PRESC__PRE …
#define AUD_DSP_WR_VOLUME__A …
#define AUD_DSP_WR_VOLUME__W …
#define AUD_DSP_WR_VOLUME__M …
#define AUD_DSP_WR_VOLUME__PRE …
#define AUD_DSP_WR_VOLUME_VOL_MAIN__B …
#define AUD_DSP_WR_VOLUME_VOL_MAIN__W …
#define AUD_DSP_WR_VOLUME_VOL_MAIN__M …
#define AUD_DSP_WR_VOLUME_VOL_MAIN__PRE …
#define AUD_DSP_WR_SRC_I2S_MATR__A …
#define AUD_DSP_WR_SRC_I2S_MATR__W …
#define AUD_DSP_WR_SRC_I2S_MATR__M …
#define AUD_DSP_WR_SRC_I2S_MATR__PRE …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__B …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__W …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__M …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S__PRE …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_MONO …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_STEREO_AB …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_STEREO_A …
#define AUD_DSP_WR_SRC_I2S_MATR_SRC_I2S_STEREO_B …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__B …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__W …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__M …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S__PRE …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_SOUND_A …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_SOUND_B …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_STEREO …
#define AUD_DSP_WR_SRC_I2S_MATR_MAT_I2S_MONO …
#define AUD_DSP_WR_AVC__A …
#define AUD_DSP_WR_AVC__W …
#define AUD_DSP_WR_AVC__M …
#define AUD_DSP_WR_AVC__PRE …
#define AUD_DSP_WR_AVC_AVC_ON__B …
#define AUD_DSP_WR_AVC_AVC_ON__W …
#define AUD_DSP_WR_AVC_AVC_ON__M …
#define AUD_DSP_WR_AVC_AVC_ON__PRE …
#define AUD_DSP_WR_AVC_AVC_ON_OFF …
#define AUD_DSP_WR_AVC_AVC_ON_ON …
#define AUD_DSP_WR_AVC_AVC_DECAY__B …
#define AUD_DSP_WR_AVC_AVC_DECAY__W …
#define AUD_DSP_WR_AVC_AVC_DECAY__M …
#define AUD_DSP_WR_AVC_AVC_DECAY__PRE …
#define AUD_DSP_WR_AVC_AVC_DECAY_8_SEC …
#define AUD_DSP_WR_AVC_AVC_DECAY_4_SEC …
#define AUD_DSP_WR_AVC_AVC_DECAY_2_SEC …
#define AUD_DSP_WR_AVC_AVC_DECAY_20_MSEC …
#define AUD_DSP_WR_AVC_AVC_REF_LEV__B …
#define AUD_DSP_WR_AVC_AVC_REF_LEV__W …
#define AUD_DSP_WR_AVC_AVC_REF_LEV__M …
#define AUD_DSP_WR_AVC_AVC_REF_LEV__PRE …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT__B …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT__W …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT__M …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT__PRE …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT_24DB …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT_18DB …
#define AUD_DSP_WR_AVC_AVC_MAX_ATT_12DB …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__B …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__W …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__M …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN__PRE …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN_6DB …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN_12DB …
#define AUD_DSP_WR_AVC_AVC_MAX_GAIN_0DB …
#define AUD_DSP_WR_QPEAK__A …
#define AUD_DSP_WR_QPEAK__W …
#define AUD_DSP_WR_QPEAK__M …
#define AUD_DSP_WR_QPEAK__PRE …
#define AUD_DSP_WR_QPEAK_SRC_QP__B …
#define AUD_DSP_WR_QPEAK_SRC_QP__W …
#define AUD_DSP_WR_QPEAK_SRC_QP__M …
#define AUD_DSP_WR_QPEAK_SRC_QP__PRE …
#define AUD_DSP_WR_QPEAK_SRC_QP_MONO …
#define AUD_DSP_WR_QPEAK_SRC_QP_STEREO_AB …
#define AUD_DSP_WR_QPEAK_SRC_QP_STEREO_A …
#define AUD_DSP_WR_QPEAK_SRC_QP_STEREO_B …
#define AUD_DSP_WR_QPEAK_MAT_QP__B …
#define AUD_DSP_WR_QPEAK_MAT_QP__W …
#define AUD_DSP_WR_QPEAK_MAT_QP__M …
#define AUD_DSP_WR_QPEAK_MAT_QP__PRE …
#define AUD_DSP_WR_QPEAK_MAT_QP_SOUND_A …
#define AUD_DSP_WR_QPEAK_MAT_QP_SOUND_B …
#define AUD_DSP_WR_QPEAK_MAT_QP_STEREO …
#define AUD_DSP_WR_QPEAK_MAT_QP_MONO …
#define AUD_DSP_RD_QPEAK_L__A …
#define AUD_DSP_RD_QPEAK_L__W …
#define AUD_DSP_RD_QPEAK_L__M …
#define AUD_DSP_RD_QPEAK_L__PRE …
#define AUD_DSP_RD_QPEAK_R__A …
#define AUD_DSP_RD_QPEAK_R__W …
#define AUD_DSP_RD_QPEAK_R__M …
#define AUD_DSP_RD_QPEAK_R__PRE …
#define AUD_DSP_WR_BEEPER__A …
#define AUD_DSP_WR_BEEPER__W …
#define AUD_DSP_WR_BEEPER__M …
#define AUD_DSP_WR_BEEPER__PRE …
#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__B …
#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__W …
#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__M …
#define AUD_DSP_WR_BEEPER_BEEP_VOLUME__PRE …
#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__B …
#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__W …
#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__M …
#define AUD_DSP_WR_BEEPER_BEEP_FREQUENCY__PRE …
#define AUD_DEM_WR_I2S_CONFIG2__A …
#define AUD_DEM_WR_I2S_CONFIG2__W …
#define AUD_DEM_WR_I2S_CONFIG2__M …
#define AUD_DEM_WR_I2S_CONFIG2__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__B …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__W …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__M …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL_NORMAL …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_CL_POL_INVERTED …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__B …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__W …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__M …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE_DISABLE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_ENABLE_ENABLE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__B …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__W …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__M …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST_MASTER …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_SLV_MST_SLAVE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__B …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__W …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__M …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL_LEFT_LOW …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_POL_LEFT_HIGH …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__B …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__W …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__M …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE_NO_DELAY …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WS_MODE_DELAY …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__B …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__W …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__M …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN__PRE …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN_BIT_32 …
#define AUD_DEM_WR_I2S_CONFIG2_I2S_WORD_LEN_BIT_16 …
#define AUD_DSP_WR_I2S_OUT_FS__A …
#define AUD_DSP_WR_I2S_OUT_FS__W …
#define AUD_DSP_WR_I2S_OUT_FS__M …
#define AUD_DSP_WR_I2S_OUT_FS__PRE …
#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__B …
#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__W …
#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__M …
#define AUD_DSP_WR_I2S_OUT_FS_FS_OUT__PRE …
#define AUD_DSP_WR_AV_SYNC__A …
#define AUD_DSP_WR_AV_SYNC__W …
#define AUD_DSP_WR_AV_SYNC__M …
#define AUD_DSP_WR_AV_SYNC__PRE …
#define AUD_DSP_WR_AV_SYNC_AV_ON__B …
#define AUD_DSP_WR_AV_SYNC_AV_ON__W …
#define AUD_DSP_WR_AV_SYNC_AV_ON__M …
#define AUD_DSP_WR_AV_SYNC_AV_ON__PRE …
#define AUD_DSP_WR_AV_SYNC_AV_ON_DISABLE …
#define AUD_DSP_WR_AV_SYNC_AV_ON_ENABLE …
#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__B …
#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__W …
#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__M …
#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ__PRE …
#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ_MONOCHROME …
#define AUD_DSP_WR_AV_SYNC_AV_AUTO_FREQ_NTSC …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__B …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__W …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__M …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL__PRE …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_AUTO …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_PAL_SECAM …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_NTSC …
#define AUD_DSP_WR_AV_SYNC_AV_STD_SEL_MONOCHROME …
#define AUD_DSP_RD_STATUS2__A …
#define AUD_DSP_RD_STATUS2__W …
#define AUD_DSP_RD_STATUS2__M …
#define AUD_DSP_RD_STATUS2__PRE …
#define AUD_DSP_RD_STATUS2_AV_ACTIVE__B …
#define AUD_DSP_RD_STATUS2_AV_ACTIVE__W …
#define AUD_DSP_RD_STATUS2_AV_ACTIVE__M …
#define AUD_DSP_RD_STATUS2_AV_ACTIVE__PRE …
#define AUD_DSP_RD_STATUS2_AV_ACTIVE_NO_SYNC …
#define AUD_DSP_RD_STATUS2_AV_ACTIVE_SYNC_ACTIVE …
#define AUD_DSP_RD_XDFP_FW__A …
#define AUD_DSP_RD_XDFP_FW__W …
#define AUD_DSP_RD_XDFP_FW__M …
#define AUD_DSP_RD_XDFP_FW__PRE …
#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__B …
#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__W …
#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__M …
#define AUD_DSP_RD_XDFP_FW_DSP_FW_REV__PRE …
#define AUD_DSP_RD_XFP_FW__A …
#define AUD_DSP_RD_XFP_FW__W …
#define AUD_DSP_RD_XFP_FW__M …
#define AUD_DSP_RD_XFP_FW__PRE …
#define AUD_DSP_RD_XFP_FW_FP_FW_REV__B …
#define AUD_DSP_RD_XFP_FW_FP_FW_REV__W …
#define AUD_DSP_RD_XFP_FW_FP_FW_REV__M …
#define AUD_DSP_RD_XFP_FW_FP_FW_REV__PRE …
#define AUD_DEM_WR_DCO_B_HI__A …
#define AUD_DEM_WR_DCO_B_HI__W …
#define AUD_DEM_WR_DCO_B_HI__M …
#define AUD_DEM_WR_DCO_B_HI__PRE …
#define AUD_DEM_WR_DCO_B_LO__A …
#define AUD_DEM_WR_DCO_B_LO__W …
#define AUD_DEM_WR_DCO_B_LO__M …
#define AUD_DEM_WR_DCO_B_LO__PRE …
#define AUD_DEM_WR_DCO_A_HI__A …
#define AUD_DEM_WR_DCO_A_HI__W …
#define AUD_DEM_WR_DCO_A_HI__M …
#define AUD_DEM_WR_DCO_A_HI__PRE …
#define AUD_DEM_WR_DCO_A_LO__A …
#define AUD_DEM_WR_DCO_A_LO__W …
#define AUD_DEM_WR_DCO_A_LO__M …
#define AUD_DEM_WR_DCO_A_LO__PRE …
#define AUD_DEM_WR_NICAM_THRSHLD__A …
#define AUD_DEM_WR_NICAM_THRSHLD__W …
#define AUD_DEM_WR_NICAM_THRSHLD__M …
#define AUD_DEM_WR_NICAM_THRSHLD__PRE …
#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__B …
#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__W …
#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__M …
#define AUD_DEM_WR_NICAM_THRSHLD_NICAM_THLD__PRE …
#define AUD_DEM_WR_A2_THRSHLD__A …
#define AUD_DEM_WR_A2_THRSHLD__W …
#define AUD_DEM_WR_A2_THRSHLD__M …
#define AUD_DEM_WR_A2_THRSHLD__PRE …
#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__B …
#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__W …
#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__M …
#define AUD_DEM_WR_A2_THRSHLD_A2_THLD__PRE …
#define AUD_DEM_WR_BTSC_THRSHLD__A …
#define AUD_DEM_WR_BTSC_THRSHLD__W …
#define AUD_DEM_WR_BTSC_THRSHLD__M …
#define AUD_DEM_WR_BTSC_THRSHLD__PRE …
#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__B …
#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__W …
#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__M …
#define AUD_DEM_WR_BTSC_THRSHLD_BTSC_THLD__PRE …
#define AUD_DEM_WR_CM_A_THRSHLD__A …
#define AUD_DEM_WR_CM_A_THRSHLD__W …
#define AUD_DEM_WR_CM_A_THRSHLD__M …
#define AUD_DEM_WR_CM_A_THRSHLD__PRE …
#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__B …
#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__W …
#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__M …
#define AUD_DEM_WR_CM_A_THRSHLD_CM_A_THLD__PRE …
#define AUD_DEM_WR_CM_B_THRSHLD__A …
#define AUD_DEM_WR_CM_B_THRSHLD__W …
#define AUD_DEM_WR_CM_B_THRSHLD__M …
#define AUD_DEM_WR_CM_B_THRSHLD__PRE …
#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__B …
#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__W …
#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__M …
#define AUD_DEM_WR_CM_B_THRSHLD_CM_B_THLD__PRE …
#define AUD_DEM_RD_NIC_C_AD_BITS__A …
#define AUD_DEM_RD_NIC_C_AD_BITS__W …
#define AUD_DEM_RD_NIC_C_AD_BITS__M …
#define AUD_DEM_RD_NIC_C_AD_BITS__PRE …
#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__B …
#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__W …
#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__M …
#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC__PRE …
#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC_NOT_SYNCED …
#define AUD_DEM_RD_NIC_C_AD_BITS_NICAM_SYNC_SYNCED …
#define AUD_DEM_RD_NIC_C_AD_BITS_C__B …
#define AUD_DEM_RD_NIC_C_AD_BITS_C__W …
#define AUD_DEM_RD_NIC_C_AD_BITS_C__M …
#define AUD_DEM_RD_NIC_C_AD_BITS_C__PRE …
#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__B …
#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__W …
#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__M …
#define AUD_DEM_RD_NIC_C_AD_BITS_ADD_BIT_LO__PRE …
#define AUD_DEM_RD_NIC_ADD_BITS_HI__A …
#define AUD_DEM_RD_NIC_ADD_BITS_HI__W …
#define AUD_DEM_RD_NIC_ADD_BITS_HI__M …
#define AUD_DEM_RD_NIC_ADD_BITS_HI__PRE …
#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__B …
#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__W …
#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__M …
#define AUD_DEM_RD_NIC_ADD_BITS_HI_ADD_BIT_HI__PRE …
#define AUD_DEM_RD_NIC_CIB__A …
#define AUD_DEM_RD_NIC_CIB__W …
#define AUD_DEM_RD_NIC_CIB__M …
#define AUD_DEM_RD_NIC_CIB__PRE …
#define AUD_DEM_RD_NIC_CIB_CIB2__B …
#define AUD_DEM_RD_NIC_CIB_CIB2__W …
#define AUD_DEM_RD_NIC_CIB_CIB2__M …
#define AUD_DEM_RD_NIC_CIB_CIB2__PRE …
#define AUD_DEM_RD_NIC_CIB_CIB1__B …
#define AUD_DEM_RD_NIC_CIB_CIB1__W …
#define AUD_DEM_RD_NIC_CIB_CIB1__M …
#define AUD_DEM_RD_NIC_CIB_CIB1__PRE …
#define AUD_DEM_RD_NIC_ERROR_RATE__A …
#define AUD_DEM_RD_NIC_ERROR_RATE__W …
#define AUD_DEM_RD_NIC_ERROR_RATE__M …
#define AUD_DEM_RD_NIC_ERROR_RATE__PRE …
#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__B …
#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__W …
#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__M …
#define AUD_DEM_RD_NIC_ERROR_RATE_ERROR_RATE__PRE …
#define AUD_DEM_WR_FM_DEEMPH__A …
#define AUD_DEM_WR_FM_DEEMPH__W …
#define AUD_DEM_WR_FM_DEEMPH__M …
#define AUD_DEM_WR_FM_DEEMPH__PRE …
#define AUD_DEM_WR_FM_DEEMPH_50US …
#define AUD_DEM_WR_FM_DEEMPH_75US …
#define AUD_DEM_WR_FM_DEEMPH_OFF …
#define AUD_DEM_WR_FM_MATRIX__A …
#define AUD_DEM_WR_FM_MATRIX__W …
#define AUD_DEM_WR_FM_MATRIX__M …
#define AUD_DEM_WR_FM_MATRIX__PRE …
#define AUD_DEM_WR_FM_MATRIX_NO_MATRIX …
#define AUD_DEM_WR_FM_MATRIX_GERMAN_MATRIX …
#define AUD_DEM_WR_FM_MATRIX_KOREAN_MATRIX …
#define AUD_DEM_WR_FM_MATRIX_SOUND_A …
#define AUD_DEM_WR_FM_MATRIX_SOUND_B …
#define AUD_DSP_RD_FM_IDENT_VALUE__A …
#define AUD_DSP_RD_FM_IDENT_VALUE__W …
#define AUD_DSP_RD_FM_IDENT_VALUE__M …
#define AUD_DSP_RD_FM_IDENT_VALUE__PRE …
#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__B …
#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__W …
#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__M …
#define AUD_DSP_RD_FM_IDENT_VALUE_FM_IDENT__PRE …
#define AUD_DSP_RD_FM_DC_LEVEL_A__A …
#define AUD_DSP_RD_FM_DC_LEVEL_A__W …
#define AUD_DSP_RD_FM_DC_LEVEL_A__M …
#define AUD_DSP_RD_FM_DC_LEVEL_A__PRE …
#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__B …
#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__W …
#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__M …
#define AUD_DSP_RD_FM_DC_LEVEL_A_FM_DC_LEV_A__PRE …
#define AUD_DSP_RD_FM_DC_LEVEL_B__A …
#define AUD_DSP_RD_FM_DC_LEVEL_B__W …
#define AUD_DSP_RD_FM_DC_LEVEL_B__M …
#define AUD_DSP_RD_FM_DC_LEVEL_B__PRE …
#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__B …
#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__W …
#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__M …
#define AUD_DSP_RD_FM_DC_LEVEL_B_FM_DC_LEV_B__PRE …
#define AUD_DEM_WR_FM_DC_NOTCH_SW__A …
#define AUD_DEM_WR_FM_DC_NOTCH_SW__W …
#define AUD_DEM_WR_FM_DC_NOTCH_SW__M …
#define AUD_DEM_WR_FM_DC_NOTCH_SW__PRE …
#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__B …
#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__W …
#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__M …
#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW__PRE …
#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW_ON …
#define AUD_DEM_WR_FM_DC_NOTCH_SW_FM_DC_NO_SW_OFF …
#define AUD_DSP_WR_SYNC_OUT__A …
#define AUD_DSP_WR_SYNC_OUT__W …
#define AUD_DSP_WR_SYNC_OUT__M …
#define AUD_DSP_WR_SYNC_OUT__PRE …
#define AUD_DSP_WR_SYNC_OUT_OFF …
#define AUD_DSP_WR_SYNC_OUT_SYNCHRONOUS …
#define AUD_XFP_DRAM_1K__A …
#define AUD_XFP_DRAM_1K__W …
#define AUD_XFP_DRAM_1K__M …
#define AUD_XFP_DRAM_1K__PRE …
#define AUD_XFP_DRAM_1K_D__B …
#define AUD_XFP_DRAM_1K_D__W …
#define AUD_XFP_DRAM_1K_D__M …
#define AUD_XFP_DRAM_1K_D__PRE …
#define AUD_XFP_PRAM_4K__A …
#define AUD_XFP_PRAM_4K__W …
#define AUD_XFP_PRAM_4K__M …
#define AUD_XFP_PRAM_4K__PRE …
#define AUD_XFP_PRAM_4K_D__B …
#define AUD_XFP_PRAM_4K_D__W …
#define AUD_XFP_PRAM_4K_D__M …
#define AUD_XFP_PRAM_4K_D__PRE …
#define AUD_XDFP_DRAM_1K__A …
#define AUD_XDFP_DRAM_1K__W …
#define AUD_XDFP_DRAM_1K__M …
#define AUD_XDFP_DRAM_1K__PRE …
#define AUD_XDFP_DRAM_1K_D__B …
#define AUD_XDFP_DRAM_1K_D__W …
#define AUD_XDFP_DRAM_1K_D__M …
#define AUD_XDFP_DRAM_1K_D__PRE …
#define AUD_XDFP_PRAM_4K__A …
#define AUD_XDFP_PRAM_4K__W …
#define AUD_XDFP_PRAM_4K__M …
#define AUD_XDFP_PRAM_4K__PRE …
#define AUD_XDFP_PRAM_4K_D__B …
#define AUD_XDFP_PRAM_4K_D__W …
#define AUD_XDFP_PRAM_4K_D__M …
#define AUD_XDFP_PRAM_4K_D__PRE …
#define FEC_COMM_EXEC__A …
#define FEC_COMM_EXEC__W …
#define FEC_COMM_EXEC__M …
#define FEC_COMM_EXEC__PRE …
#define FEC_COMM_EXEC_STOP …
#define FEC_COMM_EXEC_ACTIVE …
#define FEC_COMM_EXEC_HOLD …
#define FEC_COMM_MB__A …
#define FEC_COMM_MB__W …
#define FEC_COMM_MB__M …
#define FEC_COMM_MB__PRE …
#define FEC_COMM_INT_REQ__A …
#define FEC_COMM_INT_REQ__W …
#define FEC_COMM_INT_REQ__M …
#define FEC_COMM_INT_REQ__PRE …
#define FEC_COMM_INT_REQ_OC_REQ__B …
#define FEC_COMM_INT_REQ_OC_REQ__W …
#define FEC_COMM_INT_REQ_OC_REQ__M …
#define FEC_COMM_INT_REQ_OC_REQ__PRE …
#define FEC_COMM_INT_REQ_RS_REQ__B …
#define FEC_COMM_INT_REQ_RS_REQ__W …
#define FEC_COMM_INT_REQ_RS_REQ__M …
#define FEC_COMM_INT_REQ_RS_REQ__PRE …
#define FEC_COMM_INT_REQ_DI_REQ__B …
#define FEC_COMM_INT_REQ_DI_REQ__W …
#define FEC_COMM_INT_REQ_DI_REQ__M …
#define FEC_COMM_INT_REQ_DI_REQ__PRE …
#define FEC_COMM_INT_STA__A …
#define FEC_COMM_INT_STA__W …
#define FEC_COMM_INT_STA__M …
#define FEC_COMM_INT_STA__PRE …
#define FEC_COMM_INT_MSK__A …
#define FEC_COMM_INT_MSK__W …
#define FEC_COMM_INT_MSK__M …
#define FEC_COMM_INT_MSK__PRE …
#define FEC_COMM_INT_STM__A …
#define FEC_COMM_INT_STM__W …
#define FEC_COMM_INT_STM__M …
#define FEC_COMM_INT_STM__PRE …
#define FEC_TOP_COMM_EXEC__A …
#define FEC_TOP_COMM_EXEC__W …
#define FEC_TOP_COMM_EXEC__M …
#define FEC_TOP_COMM_EXEC__PRE …
#define FEC_TOP_COMM_EXEC_STOP …
#define FEC_TOP_COMM_EXEC_ACTIVE …
#define FEC_TOP_COMM_EXEC_HOLD …
#define FEC_TOP_ANNEX__A …
#define FEC_TOP_ANNEX__W …
#define FEC_TOP_ANNEX__M …
#define FEC_TOP_ANNEX__PRE …
#define FEC_TOP_ANNEX_A …
#define FEC_TOP_ANNEX_B …
#define FEC_TOP_ANNEX_C …
#define FEC_TOP_ANNEX_D …
#define FEC_DI_COMM_EXEC__A …
#define FEC_DI_COMM_EXEC__W …
#define FEC_DI_COMM_EXEC__M …
#define FEC_DI_COMM_EXEC__PRE …
#define FEC_DI_COMM_EXEC_STOP …
#define FEC_DI_COMM_EXEC_ACTIVE …
#define FEC_DI_COMM_EXEC_HOLD …
#define FEC_DI_COMM_MB__A …
#define FEC_DI_COMM_MB__W …
#define FEC_DI_COMM_MB__M …
#define FEC_DI_COMM_MB__PRE …
#define FEC_DI_COMM_MB_CTL__B …
#define FEC_DI_COMM_MB_CTL__W …
#define FEC_DI_COMM_MB_CTL__M …
#define FEC_DI_COMM_MB_CTL__PRE …
#define FEC_DI_COMM_MB_CTL_OFF …
#define FEC_DI_COMM_MB_CTL_ON …
#define FEC_DI_COMM_MB_OBS__B …
#define FEC_DI_COMM_MB_OBS__W …
#define FEC_DI_COMM_MB_OBS__M …
#define FEC_DI_COMM_MB_OBS__PRE …
#define FEC_DI_COMM_MB_OBS_OFF …
#define FEC_DI_COMM_MB_OBS_ON …
#define FEC_DI_COMM_INT_REQ__A …
#define FEC_DI_COMM_INT_REQ__W …
#define FEC_DI_COMM_INT_REQ__M …
#define FEC_DI_COMM_INT_REQ__PRE …
#define FEC_DI_COMM_INT_STA__A …
#define FEC_DI_COMM_INT_STA__W …
#define FEC_DI_COMM_INT_STA__M …
#define FEC_DI_COMM_INT_STA__PRE …
#define FEC_DI_COMM_INT_STA_STAT_INT__B …
#define FEC_DI_COMM_INT_STA_STAT_INT__W …
#define FEC_DI_COMM_INT_STA_STAT_INT__M …
#define FEC_DI_COMM_INT_STA_STAT_INT__PRE …
#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__B …
#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__W …
#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__M …
#define FEC_DI_COMM_INT_STA_TIMEOUT_INT__PRE …
#define FEC_DI_COMM_INT_MSK__A …
#define FEC_DI_COMM_INT_MSK__W …
#define FEC_DI_COMM_INT_MSK__M …
#define FEC_DI_COMM_INT_MSK__PRE …
#define FEC_DI_COMM_INT_MSK_STAT_INT__B …
#define FEC_DI_COMM_INT_MSK_STAT_INT__W …
#define FEC_DI_COMM_INT_MSK_STAT_INT__M …
#define FEC_DI_COMM_INT_MSK_STAT_INT__PRE …
#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__B …
#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__W …
#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__M …
#define FEC_DI_COMM_INT_MSK_TIMEOUT_INT__PRE …
#define FEC_DI_COMM_INT_STM__A …
#define FEC_DI_COMM_INT_STM__W …
#define FEC_DI_COMM_INT_STM__M …
#define FEC_DI_COMM_INT_STM__PRE …
#define FEC_DI_COMM_INT_STM_STAT_INT__B …
#define FEC_DI_COMM_INT_STM_STAT_INT__W …
#define FEC_DI_COMM_INT_STM_STAT_INT__M …
#define FEC_DI_COMM_INT_STM_STAT_INT__PRE …
#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__B …
#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__W …
#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__M …
#define FEC_DI_COMM_INT_STM_TIMEOUT_INT__PRE …
#define FEC_DI_STATUS__A …
#define FEC_DI_STATUS__W …
#define FEC_DI_STATUS__M …
#define FEC_DI_STATUS__PRE …
#define FEC_DI_MODE__A …
#define FEC_DI_MODE__W …
#define FEC_DI_MODE__M …
#define FEC_DI_MODE__PRE …
#define FEC_DI_MODE_NO_SYNC__B …
#define FEC_DI_MODE_NO_SYNC__W …
#define FEC_DI_MODE_NO_SYNC__M …
#define FEC_DI_MODE_NO_SYNC__PRE …
#define FEC_DI_MODE_IGNORE_LOST_SYNC__B …
#define FEC_DI_MODE_IGNORE_LOST_SYNC__W …
#define FEC_DI_MODE_IGNORE_LOST_SYNC__M …
#define FEC_DI_MODE_IGNORE_LOST_SYNC__PRE …
#define FEC_DI_MODE_IGNORE_TIMEOUT__B …
#define FEC_DI_MODE_IGNORE_TIMEOUT__W …
#define FEC_DI_MODE_IGNORE_TIMEOUT__M …
#define FEC_DI_MODE_IGNORE_TIMEOUT__PRE …
#define FEC_DI_CONTROL_WORD__A …
#define FEC_DI_CONTROL_WORD__W …
#define FEC_DI_CONTROL_WORD__M …
#define FEC_DI_CONTROL_WORD__PRE …
#define FEC_DI_RESTART__A …
#define FEC_DI_RESTART__W …
#define FEC_DI_RESTART__M …
#define FEC_DI_RESTART__PRE …
#define FEC_DI_TIMEOUT_LO__A …
#define FEC_DI_TIMEOUT_LO__W …
#define FEC_DI_TIMEOUT_LO__M …
#define FEC_DI_TIMEOUT_LO__PRE …
#define FEC_DI_TIMEOUT_HI__A …
#define FEC_DI_TIMEOUT_HI__W …
#define FEC_DI_TIMEOUT_HI__M …
#define FEC_DI_TIMEOUT_HI__PRE …
#define FEC_RS_COMM_EXEC__A …
#define FEC_RS_COMM_EXEC__W …
#define FEC_RS_COMM_EXEC__M …
#define FEC_RS_COMM_EXEC__PRE …
#define FEC_RS_COMM_EXEC_STOP …
#define FEC_RS_COMM_EXEC_ACTIVE …
#define FEC_RS_COMM_EXEC_HOLD …
#define FEC_RS_COMM_MB__A …
#define FEC_RS_COMM_MB__W …
#define FEC_RS_COMM_MB__M …
#define FEC_RS_COMM_MB__PRE …
#define FEC_RS_COMM_MB_CTL__B …
#define FEC_RS_COMM_MB_CTL__W …
#define FEC_RS_COMM_MB_CTL__M …
#define FEC_RS_COMM_MB_CTL__PRE …
#define FEC_RS_COMM_MB_CTL_OFF …
#define FEC_RS_COMM_MB_CTL_ON …
#define FEC_RS_COMM_MB_OBS__B …
#define FEC_RS_COMM_MB_OBS__W …
#define FEC_RS_COMM_MB_OBS__M …
#define FEC_RS_COMM_MB_OBS__PRE …
#define FEC_RS_COMM_MB_OBS_OFF …
#define FEC_RS_COMM_MB_OBS_ON …
#define FEC_RS_COMM_INT_REQ__A …
#define FEC_RS_COMM_INT_REQ__W …
#define FEC_RS_COMM_INT_REQ__M …
#define FEC_RS_COMM_INT_REQ__PRE …
#define FEC_RS_COMM_INT_STA__A …
#define FEC_RS_COMM_INT_STA__W …
#define FEC_RS_COMM_INT_STA__M …
#define FEC_RS_COMM_INT_STA__PRE …
#define FEC_RS_COMM_INT_STA_FAILURE_INT__B …
#define FEC_RS_COMM_INT_STA_FAILURE_INT__W …
#define FEC_RS_COMM_INT_STA_FAILURE_INT__M …
#define FEC_RS_COMM_INT_STA_FAILURE_INT__PRE …
#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__B …
#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__W …
#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__M …
#define FEC_RS_COMM_INT_STA_MEASUREMENT_INT__PRE …
#define FEC_RS_COMM_INT_MSK__A …
#define FEC_RS_COMM_INT_MSK__W …
#define FEC_RS_COMM_INT_MSK__M …
#define FEC_RS_COMM_INT_MSK__PRE …
#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__B …
#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__W …
#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__M …
#define FEC_RS_COMM_INT_MSK_FAILURE_MSK__PRE …
#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__B …
#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__W …
#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__M …
#define FEC_RS_COMM_INT_MSK_MEASUREMENT_MSK__PRE …
#define FEC_RS_COMM_INT_STM__A …
#define FEC_RS_COMM_INT_STM__W …
#define FEC_RS_COMM_INT_STM__M …
#define FEC_RS_COMM_INT_STM__PRE …
#define FEC_RS_COMM_INT_STM_FAILURE_MSK__B …
#define FEC_RS_COMM_INT_STM_FAILURE_MSK__W …
#define FEC_RS_COMM_INT_STM_FAILURE_MSK__M …
#define FEC_RS_COMM_INT_STM_FAILURE_MSK__PRE …
#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__B …
#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__W …
#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__M …
#define FEC_RS_COMM_INT_STM_MEASUREMENT_MSK__PRE …
#define FEC_RS_STATUS__A …
#define FEC_RS_STATUS__W …
#define FEC_RS_STATUS__M …
#define FEC_RS_STATUS__PRE …
#define FEC_RS_MODE__A …
#define FEC_RS_MODE__W …
#define FEC_RS_MODE__M …
#define FEC_RS_MODE__PRE …
#define FEC_RS_MODE_BYPASS__B …
#define FEC_RS_MODE_BYPASS__W …
#define FEC_RS_MODE_BYPASS__M …
#define FEC_RS_MODE_BYPASS__PRE …
#define FEC_RS_MEASUREMENT_PERIOD__A …
#define FEC_RS_MEASUREMENT_PERIOD__W …
#define FEC_RS_MEASUREMENT_PERIOD__M …
#define FEC_RS_MEASUREMENT_PERIOD__PRE …
#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__B …
#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__W …
#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__M …
#define FEC_RS_MEASUREMENT_PERIOD_PERIOD__PRE …
#define FEC_RS_MEASUREMENT_PRESCALE__A …
#define FEC_RS_MEASUREMENT_PRESCALE__W …
#define FEC_RS_MEASUREMENT_PRESCALE__M …
#define FEC_RS_MEASUREMENT_PRESCALE__PRE …
#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__B …
#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__W …
#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__M …
#define FEC_RS_MEASUREMENT_PRESCALE_PRESCALE__PRE …
#define FEC_RS_NR_BIT_ERRORS__A …
#define FEC_RS_NR_BIT_ERRORS__W …
#define FEC_RS_NR_BIT_ERRORS__M …
#define FEC_RS_NR_BIT_ERRORS__PRE …
#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__B …
#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__W …
#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__M …
#define FEC_RS_NR_BIT_ERRORS_FIXED_MANT__PRE …
#define FEC_RS_NR_BIT_ERRORS_EXP__B …
#define FEC_RS_NR_BIT_ERRORS_EXP__W …
#define FEC_RS_NR_BIT_ERRORS_EXP__M …
#define FEC_RS_NR_BIT_ERRORS_EXP__PRE …
#define FEC_RS_NR_SYMBOL_ERRORS__A …
#define FEC_RS_NR_SYMBOL_ERRORS__W …
#define FEC_RS_NR_SYMBOL_ERRORS__M …
#define FEC_RS_NR_SYMBOL_ERRORS__PRE …
#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__B …
#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__W …
#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__M …
#define FEC_RS_NR_SYMBOL_ERRORS_FIXED_MANT__PRE …
#define FEC_RS_NR_SYMBOL_ERRORS_EXP__B …
#define FEC_RS_NR_SYMBOL_ERRORS_EXP__W …
#define FEC_RS_NR_SYMBOL_ERRORS_EXP__M …
#define FEC_RS_NR_SYMBOL_ERRORS_EXP__PRE …
#define FEC_RS_NR_PACKET_ERRORS__A …
#define FEC_RS_NR_PACKET_ERRORS__W …
#define FEC_RS_NR_PACKET_ERRORS__M …
#define FEC_RS_NR_PACKET_ERRORS__PRE …
#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__B …
#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__W …
#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__M …
#define FEC_RS_NR_PACKET_ERRORS_FIXED_MANT__PRE …
#define FEC_RS_NR_PACKET_ERRORS_EXP__B …
#define FEC_RS_NR_PACKET_ERRORS_EXP__W …
#define FEC_RS_NR_PACKET_ERRORS_EXP__M …
#define FEC_RS_NR_PACKET_ERRORS_EXP__PRE …
#define FEC_RS_NR_FAILURES__A …
#define FEC_RS_NR_FAILURES__W …
#define FEC_RS_NR_FAILURES__M …
#define FEC_RS_NR_FAILURES__PRE …
#define FEC_RS_NR_FAILURES_FIXED_MANT__B …
#define FEC_RS_NR_FAILURES_FIXED_MANT__W …
#define FEC_RS_NR_FAILURES_FIXED_MANT__M …
#define FEC_RS_NR_FAILURES_FIXED_MANT__PRE …
#define FEC_RS_NR_FAILURES_EXP__B …
#define FEC_RS_NR_FAILURES_EXP__W …
#define FEC_RS_NR_FAILURES_EXP__M …
#define FEC_RS_NR_FAILURES_EXP__PRE …
#define FEC_OC_COMM_EXEC__A …
#define FEC_OC_COMM_EXEC__W …
#define FEC_OC_COMM_EXEC__M …
#define FEC_OC_COMM_EXEC__PRE …
#define FEC_OC_COMM_EXEC_STOP …
#define FEC_OC_COMM_EXEC_ACTIVE …
#define FEC_OC_COMM_EXEC_HOLD …
#define FEC_OC_COMM_MB__A …
#define FEC_OC_COMM_MB__W …
#define FEC_OC_COMM_MB__M …
#define FEC_OC_COMM_MB__PRE …
#define FEC_OC_COMM_MB_CTL__B …
#define FEC_OC_COMM_MB_CTL__W …
#define FEC_OC_COMM_MB_CTL__M …
#define FEC_OC_COMM_MB_CTL__PRE …
#define FEC_OC_COMM_MB_CTL_OFF …
#define FEC_OC_COMM_MB_CTL_ON …
#define FEC_OC_COMM_MB_OBS__B …
#define FEC_OC_COMM_MB_OBS__W …
#define FEC_OC_COMM_MB_OBS__M …
#define FEC_OC_COMM_MB_OBS__PRE …
#define FEC_OC_COMM_MB_OBS_OFF …
#define FEC_OC_COMM_MB_OBS_ON …
#define FEC_OC_COMM_INT_REQ__A …
#define FEC_OC_COMM_INT_REQ__W …
#define FEC_OC_COMM_INT_REQ__M …
#define FEC_OC_COMM_INT_REQ__PRE …
#define FEC_OC_COMM_INT_STA__A …
#define FEC_OC_COMM_INT_STA__W …
#define FEC_OC_COMM_INT_STA__M …
#define FEC_OC_COMM_INT_STA__PRE …
#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__B …
#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__W …
#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__M …
#define FEC_OC_COMM_INT_STA_DPR_LOCK_INT__PRE …
#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__B …
#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__W …
#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__M …
#define FEC_OC_COMM_INT_STA_SNC_LOCK_INT__PRE …
#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__B …
#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__W …
#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__M …
#define FEC_OC_COMM_INT_STA_SNC_LOST_INT__PRE …
#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__B …
#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__W …
#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__M …
#define FEC_OC_COMM_INT_STA_SNC_PAR_INT__PRE …
#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__B …
#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__W …
#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__M …
#define FEC_OC_COMM_INT_STA_FIFO_FULL_INT__PRE …
#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__B …
#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__W …
#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__M …
#define FEC_OC_COMM_INT_STA_FIFO_EMPTY_INT__PRE …
#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__B …
#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__W …
#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__M …
#define FEC_OC_COMM_INT_STA_OCR_ACQ_INT__PRE …
#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__B …
#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__W …
#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__M …
#define FEC_OC_COMM_INT_STA_STAT_CHG_INT__PRE …
#define FEC_OC_COMM_INT_MSK__A …
#define FEC_OC_COMM_INT_MSK__W …
#define FEC_OC_COMM_INT_MSK__M …
#define FEC_OC_COMM_INT_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__B …
#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__W …
#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__M …
#define FEC_OC_COMM_INT_MSK_DPR_LOCK_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__B …
#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__W …
#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__M …
#define FEC_OC_COMM_INT_MSK_SNC_LOCK_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__B …
#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__W …
#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__M …
#define FEC_OC_COMM_INT_MSK_SNC_LOST_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__B …
#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__W …
#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__M …
#define FEC_OC_COMM_INT_MSK_SNC_PAR_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__B …
#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__W …
#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__M …
#define FEC_OC_COMM_INT_MSK_FIFO_FULL_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__B …
#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__W …
#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__M …
#define FEC_OC_COMM_INT_MSK_FIFO_EMPTY_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__B …
#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__W …
#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__M …
#define FEC_OC_COMM_INT_MSK_OCR_ACQ_MSK__PRE …
#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__B …
#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__W …
#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__M …
#define FEC_OC_COMM_INT_MSK_STAT_CHG_MSK__PRE …
#define FEC_OC_COMM_INT_STM__A …
#define FEC_OC_COMM_INT_STM__W …
#define FEC_OC_COMM_INT_STM__M …
#define FEC_OC_COMM_INT_STM__PRE …
#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__B …
#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__W …
#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__M …
#define FEC_OC_COMM_INT_STM_DPR_LOCK_MSK__PRE …
#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__B …
#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__W …
#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__M …
#define FEC_OC_COMM_INT_STM_SNC_LOCK_MSK__PRE …
#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__B …
#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__W …
#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__M …
#define FEC_OC_COMM_INT_STM_SNC_LOST_MSK__PRE …
#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__B …
#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__W …
#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__M …
#define FEC_OC_COMM_INT_STM_SNC_PAR_MSK__PRE …
#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__B …
#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__W …
#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__M …
#define FEC_OC_COMM_INT_STM_FIFO_FULL_MSK__PRE …
#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__B …
#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__W …
#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__M …
#define FEC_OC_COMM_INT_STM_FIFO_EMPTY_MSK__PRE …
#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__B …
#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__W …
#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__M …
#define FEC_OC_COMM_INT_STM_OCR_ACQ_MSK__PRE …
#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__B …
#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__W …
#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__M …
#define FEC_OC_COMM_INT_STM_STAT_CHG_MSK__PRE …
#define FEC_OC_STATUS__A …
#define FEC_OC_STATUS__W …
#define FEC_OC_STATUS__M …
#define FEC_OC_STATUS__PRE …
#define FEC_OC_STATUS_DPR_STATUS__B …
#define FEC_OC_STATUS_DPR_STATUS__W …
#define FEC_OC_STATUS_DPR_STATUS__M …
#define FEC_OC_STATUS_DPR_STATUS__PRE …
#define FEC_OC_STATUS_SNC_STATUS__B …
#define FEC_OC_STATUS_SNC_STATUS__W …
#define FEC_OC_STATUS_SNC_STATUS__M …
#define FEC_OC_STATUS_SNC_STATUS__PRE …
#define FEC_OC_STATUS_FIFO_FULL__B …
#define FEC_OC_STATUS_FIFO_FULL__W …
#define FEC_OC_STATUS_FIFO_FULL__M …
#define FEC_OC_STATUS_FIFO_FULL__PRE …
#define FEC_OC_STATUS_FIFO_EMPTY__B …
#define FEC_OC_STATUS_FIFO_EMPTY__W …
#define FEC_OC_STATUS_FIFO_EMPTY__M …
#define FEC_OC_STATUS_FIFO_EMPTY__PRE …
#define FEC_OC_MODE__A …
#define FEC_OC_MODE__W …
#define FEC_OC_MODE__M …
#define FEC_OC_MODE__PRE …
#define FEC_OC_MODE_PARITY__B …
#define FEC_OC_MODE_PARITY__W …
#define FEC_OC_MODE_PARITY__M …
#define FEC_OC_MODE_PARITY__PRE …
#define FEC_OC_MODE_TRANSPARENT__B …
#define FEC_OC_MODE_TRANSPARENT__W …
#define FEC_OC_MODE_TRANSPARENT__M …
#define FEC_OC_MODE_TRANSPARENT__PRE …
#define FEC_OC_MODE_CLEAR__B …
#define FEC_OC_MODE_CLEAR__W …
#define FEC_OC_MODE_CLEAR__M …
#define FEC_OC_MODE_CLEAR__PRE …
#define FEC_OC_MODE_RETAIN_FRAMING__B …
#define FEC_OC_MODE_RETAIN_FRAMING__W …
#define FEC_OC_MODE_RETAIN_FRAMING__M …
#define FEC_OC_MODE_RETAIN_FRAMING__PRE …
#define FEC_OC_DPR_MODE__A …
#define FEC_OC_DPR_MODE__W …
#define FEC_OC_DPR_MODE__M …
#define FEC_OC_DPR_MODE__PRE …
#define FEC_OC_DPR_MODE_ERR_DISABLE__B …
#define FEC_OC_DPR_MODE_ERR_DISABLE__W …
#define FEC_OC_DPR_MODE_ERR_DISABLE__M …
#define FEC_OC_DPR_MODE_ERR_DISABLE__PRE …
#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__B …
#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__W …
#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__M …
#define FEC_OC_DPR_MODE_NOSYNC_ENABLE__PRE …
#define FEC_OC_DPR_UNLOCK__A …
#define FEC_OC_DPR_UNLOCK__W …
#define FEC_OC_DPR_UNLOCK__M …
#define FEC_OC_DPR_UNLOCK__PRE …
#define FEC_OC_DTO_MODE__A …
#define FEC_OC_DTO_MODE__W …
#define FEC_OC_DTO_MODE__M …
#define FEC_OC_DTO_MODE__PRE …
#define FEC_OC_DTO_MODE_DYNAMIC__B …
#define FEC_OC_DTO_MODE_DYNAMIC__W …
#define FEC_OC_DTO_MODE_DYNAMIC__M …
#define FEC_OC_DTO_MODE_DYNAMIC__PRE …
#define FEC_OC_DTO_MODE_DUTY_CYCLE__B …
#define FEC_OC_DTO_MODE_DUTY_CYCLE__W …
#define FEC_OC_DTO_MODE_DUTY_CYCLE__M …
#define FEC_OC_DTO_MODE_DUTY_CYCLE__PRE …
#define FEC_OC_DTO_MODE_OFFSET_ENABLE__B …
#define FEC_OC_DTO_MODE_OFFSET_ENABLE__W …
#define FEC_OC_DTO_MODE_OFFSET_ENABLE__M …
#define FEC_OC_DTO_MODE_OFFSET_ENABLE__PRE …
#define FEC_OC_DTO_PERIOD__A …
#define FEC_OC_DTO_PERIOD__W …
#define FEC_OC_DTO_PERIOD__M …
#define FEC_OC_DTO_PERIOD__PRE …
#define FEC_OC_DTO_RATE_LO__A …
#define FEC_OC_DTO_RATE_LO__W …
#define FEC_OC_DTO_RATE_LO__M …
#define FEC_OC_DTO_RATE_LO__PRE …
#define FEC_OC_DTO_RATE_LO_RATE_LO__B …
#define FEC_OC_DTO_RATE_LO_RATE_LO__W …
#define FEC_OC_DTO_RATE_LO_RATE_LO__M …
#define FEC_OC_DTO_RATE_LO_RATE_LO__PRE …
#define FEC_OC_DTO_RATE_HI__A …
#define FEC_OC_DTO_RATE_HI__W …
#define FEC_OC_DTO_RATE_HI__M …
#define FEC_OC_DTO_RATE_HI__PRE …
#define FEC_OC_DTO_RATE_HI_RATE_HI__B …
#define FEC_OC_DTO_RATE_HI_RATE_HI__W …
#define FEC_OC_DTO_RATE_HI_RATE_HI__M …
#define FEC_OC_DTO_RATE_HI_RATE_HI__PRE …
#define FEC_OC_DTO_BURST_LEN__A …
#define FEC_OC_DTO_BURST_LEN__W …
#define FEC_OC_DTO_BURST_LEN__M …
#define FEC_OC_DTO_BURST_LEN__PRE …
#define FEC_OC_DTO_BURST_LEN_BURST_LEN__B …
#define FEC_OC_DTO_BURST_LEN_BURST_LEN__W …
#define FEC_OC_DTO_BURST_LEN_BURST_LEN__M …
#define FEC_OC_DTO_BURST_LEN_BURST_LEN__PRE …
#define FEC_OC_FCT_MODE__A …
#define FEC_OC_FCT_MODE__W …
#define FEC_OC_FCT_MODE__M …
#define FEC_OC_FCT_MODE__PRE …
#define FEC_OC_FCT_MODE_RAT_ENA__B …
#define FEC_OC_FCT_MODE_RAT_ENA__W …
#define FEC_OC_FCT_MODE_RAT_ENA__M …
#define FEC_OC_FCT_MODE_RAT_ENA__PRE …
#define FEC_OC_FCT_MODE_VIRT_ENA__B …
#define FEC_OC_FCT_MODE_VIRT_ENA__W …
#define FEC_OC_FCT_MODE_VIRT_ENA__M …
#define FEC_OC_FCT_MODE_VIRT_ENA__PRE …
#define FEC_OC_FCT_USAGE__A …
#define FEC_OC_FCT_USAGE__W …
#define FEC_OC_FCT_USAGE__M …
#define FEC_OC_FCT_USAGE__PRE …
#define FEC_OC_FCT_USAGE_USAGE__B …
#define FEC_OC_FCT_USAGE_USAGE__W …
#define FEC_OC_FCT_USAGE_USAGE__M …
#define FEC_OC_FCT_USAGE_USAGE__PRE …
#define FEC_OC_FCT_OCCUPATION__A …
#define FEC_OC_FCT_OCCUPATION__W …
#define FEC_OC_FCT_OCCUPATION__M …
#define FEC_OC_FCT_OCCUPATION__PRE …
#define FEC_OC_FCT_OCCUPATION_OCCUPATION__B …
#define FEC_OC_FCT_OCCUPATION_OCCUPATION__W …
#define FEC_OC_FCT_OCCUPATION_OCCUPATION__M …
#define FEC_OC_FCT_OCCUPATION_OCCUPATION__PRE …
#define FEC_OC_TMD_MODE__A …
#define FEC_OC_TMD_MODE__W …
#define FEC_OC_TMD_MODE__M …
#define FEC_OC_TMD_MODE__PRE …
#define FEC_OC_TMD_MODE_MODE__B …
#define FEC_OC_TMD_MODE_MODE__W …
#define FEC_OC_TMD_MODE_MODE__M …
#define FEC_OC_TMD_MODE_MODE__PRE …
#define FEC_OC_TMD_COUNT__A …
#define FEC_OC_TMD_COUNT__W …
#define FEC_OC_TMD_COUNT__M …
#define FEC_OC_TMD_COUNT__PRE …
#define FEC_OC_TMD_COUNT_COUNT__B …
#define FEC_OC_TMD_COUNT_COUNT__W …
#define FEC_OC_TMD_COUNT_COUNT__M …
#define FEC_OC_TMD_COUNT_COUNT__PRE …
#define FEC_OC_TMD_HI_MARGIN__A …
#define FEC_OC_TMD_HI_MARGIN__W …
#define FEC_OC_TMD_HI_MARGIN__M …
#define FEC_OC_TMD_HI_MARGIN__PRE …
#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__B …
#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__W …
#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__M …
#define FEC_OC_TMD_HI_MARGIN_HI_MARGIN__PRE …
#define FEC_OC_TMD_LO_MARGIN__A …
#define FEC_OC_TMD_LO_MARGIN__W …
#define FEC_OC_TMD_LO_MARGIN__M …
#define FEC_OC_TMD_LO_MARGIN__PRE …
#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__B …
#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__W …
#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__M …
#define FEC_OC_TMD_LO_MARGIN_LO_MARGIN__PRE …
#define FEC_OC_TMD_CTL_UPD_RATE__A …
#define FEC_OC_TMD_CTL_UPD_RATE__W …
#define FEC_OC_TMD_CTL_UPD_RATE__M …
#define FEC_OC_TMD_CTL_UPD_RATE__PRE …
#define FEC_OC_TMD_CTL_UPD_RATE_RATE__B …
#define FEC_OC_TMD_CTL_UPD_RATE_RATE__W …
#define FEC_OC_TMD_CTL_UPD_RATE_RATE__M …
#define FEC_OC_TMD_CTL_UPD_RATE_RATE__PRE …
#define FEC_OC_TMD_INT_UPD_RATE__A …
#define FEC_OC_TMD_INT_UPD_RATE__W …
#define FEC_OC_TMD_INT_UPD_RATE__M …
#define FEC_OC_TMD_INT_UPD_RATE__PRE …
#define FEC_OC_TMD_INT_UPD_RATE_RATE__B …
#define FEC_OC_TMD_INT_UPD_RATE_RATE__W …
#define FEC_OC_TMD_INT_UPD_RATE_RATE__M …
#define FEC_OC_TMD_INT_UPD_RATE_RATE__PRE …
#define FEC_OC_AVR_PARM_A__A …
#define FEC_OC_AVR_PARM_A__W …
#define FEC_OC_AVR_PARM_A__M …
#define FEC_OC_AVR_PARM_A__PRE …
#define FEC_OC_AVR_PARM_A_PARM__B …
#define FEC_OC_AVR_PARM_A_PARM__W …
#define FEC_OC_AVR_PARM_A_PARM__M …
#define FEC_OC_AVR_PARM_A_PARM__PRE …
#define FEC_OC_AVR_PARM_B__A …
#define FEC_OC_AVR_PARM_B__W …
#define FEC_OC_AVR_PARM_B__M …
#define FEC_OC_AVR_PARM_B__PRE …
#define FEC_OC_AVR_PARM_B_PARM__B …
#define FEC_OC_AVR_PARM_B_PARM__W …
#define FEC_OC_AVR_PARM_B_PARM__M …
#define FEC_OC_AVR_PARM_B_PARM__PRE …
#define FEC_OC_AVR_AVG_LO__A …
#define FEC_OC_AVR_AVG_LO__W …
#define FEC_OC_AVR_AVG_LO__M …
#define FEC_OC_AVR_AVG_LO__PRE …
#define FEC_OC_AVR_AVG_LO_AVG_LO__B …
#define FEC_OC_AVR_AVG_LO_AVG_LO__W …
#define FEC_OC_AVR_AVG_LO_AVG_LO__M …
#define FEC_OC_AVR_AVG_LO_AVG_LO__PRE …
#define FEC_OC_AVR_AVG_HI__A …
#define FEC_OC_AVR_AVG_HI__W …
#define FEC_OC_AVR_AVG_HI__M …
#define FEC_OC_AVR_AVG_HI__PRE …
#define FEC_OC_AVR_AVG_HI_AVG_HI__B …
#define FEC_OC_AVR_AVG_HI_AVG_HI__W …
#define FEC_OC_AVR_AVG_HI_AVG_HI__M …
#define FEC_OC_AVR_AVG_HI_AVG_HI__PRE …
#define FEC_OC_RCN_MODE__A …
#define FEC_OC_RCN_MODE__W …
#define FEC_OC_RCN_MODE__M …
#define FEC_OC_RCN_MODE__PRE …
#define FEC_OC_RCN_MODE_MODE__B …
#define FEC_OC_RCN_MODE_MODE__W …
#define FEC_OC_RCN_MODE_MODE__M …
#define FEC_OC_RCN_MODE_MODE__PRE …
#define FEC_OC_RCN_OCC_SETTLE__A …
#define FEC_OC_RCN_OCC_SETTLE__W …
#define FEC_OC_RCN_OCC_SETTLE__M …
#define FEC_OC_RCN_OCC_SETTLE__PRE …
#define FEC_OC_RCN_OCC_SETTLE_LEVEL__B …
#define FEC_OC_RCN_OCC_SETTLE_LEVEL__W …
#define FEC_OC_RCN_OCC_SETTLE_LEVEL__M …
#define FEC_OC_RCN_OCC_SETTLE_LEVEL__PRE …
#define FEC_OC_RCN_GAIN__A …
#define FEC_OC_RCN_GAIN__W …
#define FEC_OC_RCN_GAIN__M …
#define FEC_OC_RCN_GAIN__PRE …
#define FEC_OC_RCN_GAIN_GAIN__B …
#define FEC_OC_RCN_GAIN_GAIN__W …
#define FEC_OC_RCN_GAIN_GAIN__M …
#define FEC_OC_RCN_GAIN_GAIN__PRE …
#define FEC_OC_RCN_CTL_RATE_LO__A …
#define FEC_OC_RCN_CTL_RATE_LO__W …
#define FEC_OC_RCN_CTL_RATE_LO__M …
#define FEC_OC_RCN_CTL_RATE_LO__PRE …
#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__B …
#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__W …
#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__M …
#define FEC_OC_RCN_CTL_RATE_LO_CTL_LO__PRE …
#define FEC_OC_RCN_CTL_RATE_HI__A …
#define FEC_OC_RCN_CTL_RATE_HI__W …
#define FEC_OC_RCN_CTL_RATE_HI__M …
#define FEC_OC_RCN_CTL_RATE_HI__PRE …
#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__B …
#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__W …
#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__M …
#define FEC_OC_RCN_CTL_RATE_HI_CTL_HI__PRE …
#define FEC_OC_RCN_CTL_STEP_LO__A …
#define FEC_OC_RCN_CTL_STEP_LO__W …
#define FEC_OC_RCN_CTL_STEP_LO__M …
#define FEC_OC_RCN_CTL_STEP_LO__PRE …
#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__B …
#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__W …
#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__M …
#define FEC_OC_RCN_CTL_STEP_LO_CTL_LO__PRE …
#define FEC_OC_RCN_CTL_STEP_HI__A …
#define FEC_OC_RCN_CTL_STEP_HI__W …
#define FEC_OC_RCN_CTL_STEP_HI__M …
#define FEC_OC_RCN_CTL_STEP_HI__PRE …
#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__B …
#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__W …
#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__M …
#define FEC_OC_RCN_CTL_STEP_HI_CTL_HI__PRE …
#define FEC_OC_RCN_DTO_OFS_LO__A …
#define FEC_OC_RCN_DTO_OFS_LO__W …
#define FEC_OC_RCN_DTO_OFS_LO__M …
#define FEC_OC_RCN_DTO_OFS_LO__PRE …
#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__B …
#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__W …
#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__M …
#define FEC_OC_RCN_DTO_OFS_LO_OFS_LO__PRE …
#define FEC_OC_RCN_DTO_OFS_HI__A …
#define FEC_OC_RCN_DTO_OFS_HI__W …
#define FEC_OC_RCN_DTO_OFS_HI__M …
#define FEC_OC_RCN_DTO_OFS_HI__PRE …
#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__B …
#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__W …
#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__M …
#define FEC_OC_RCN_DTO_OFS_HI_OFS_HI__PRE …
#define FEC_OC_RCN_DTO_RATE_LO__A …
#define FEC_OC_RCN_DTO_RATE_LO__W …
#define FEC_OC_RCN_DTO_RATE_LO__M …
#define FEC_OC_RCN_DTO_RATE_LO__PRE …
#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__B …
#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__W …
#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__M …
#define FEC_OC_RCN_DTO_RATE_LO_OFS_LO__PRE …
#define FEC_OC_RCN_DTO_RATE_HI__A …
#define FEC_OC_RCN_DTO_RATE_HI__W …
#define FEC_OC_RCN_DTO_RATE_HI__M …
#define FEC_OC_RCN_DTO_RATE_HI__PRE …
#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__B …
#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__W …
#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__M …
#define FEC_OC_RCN_DTO_RATE_HI_OFS_HI__PRE …
#define FEC_OC_RCN_RATE_CLIP_LO__A …
#define FEC_OC_RCN_RATE_CLIP_LO__W …
#define FEC_OC_RCN_RATE_CLIP_LO__M …
#define FEC_OC_RCN_RATE_CLIP_LO__PRE …
#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__B …
#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__W …
#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__M …
#define FEC_OC_RCN_RATE_CLIP_LO_CLIP_LO__PRE …
#define FEC_OC_RCN_RATE_CLIP_HI__A …
#define FEC_OC_RCN_RATE_CLIP_HI__W …
#define FEC_OC_RCN_RATE_CLIP_HI__M …
#define FEC_OC_RCN_RATE_CLIP_HI__PRE …
#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__B …
#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__W …
#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__M …
#define FEC_OC_RCN_RATE_CLIP_HI_CLIP_HI__PRE …
#define FEC_OC_RCN_DYN_RATE_LO__A …
#define FEC_OC_RCN_DYN_RATE_LO__W …
#define FEC_OC_RCN_DYN_RATE_LO__M …
#define FEC_OC_RCN_DYN_RATE_LO__PRE …
#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__B …
#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__W …
#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__M …
#define FEC_OC_RCN_DYN_RATE_LO_RATE_LO__PRE …
#define FEC_OC_RCN_DYN_RATE_HI__A …
#define FEC_OC_RCN_DYN_RATE_HI__W …
#define FEC_OC_RCN_DYN_RATE_HI__M …
#define FEC_OC_RCN_DYN_RATE_HI__PRE …
#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__B …
#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__W …
#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__M …
#define FEC_OC_RCN_DYN_RATE_HI_RATE_HI__PRE …
#define FEC_OC_SNC_MODE__A …
#define FEC_OC_SNC_MODE__W …
#define FEC_OC_SNC_MODE__M …
#define FEC_OC_SNC_MODE__PRE …
#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__B …
#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__W …
#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__M …
#define FEC_OC_SNC_MODE_UNLOCK_ENABLE__PRE …
#define FEC_OC_SNC_MODE_ERROR_CTL__B …
#define FEC_OC_SNC_MODE_ERROR_CTL__W …
#define FEC_OC_SNC_MODE_ERROR_CTL__M …
#define FEC_OC_SNC_MODE_ERROR_CTL__PRE …
#define FEC_OC_SNC_MODE_CORR_DISABLE__B …
#define FEC_OC_SNC_MODE_CORR_DISABLE__W …
#define FEC_OC_SNC_MODE_CORR_DISABLE__M …
#define FEC_OC_SNC_MODE_CORR_DISABLE__PRE …
#define FEC_OC_SNC_LWM__A …
#define FEC_OC_SNC_LWM__W …
#define FEC_OC_SNC_LWM__M …
#define FEC_OC_SNC_LWM__PRE …
#define FEC_OC_SNC_LWM_MARK__B …
#define FEC_OC_SNC_LWM_MARK__W …
#define FEC_OC_SNC_LWM_MARK__M …
#define FEC_OC_SNC_LWM_MARK__PRE …
#define FEC_OC_SNC_HWM__A …
#define FEC_OC_SNC_HWM__W …
#define FEC_OC_SNC_HWM__M …
#define FEC_OC_SNC_HWM__PRE …
#define FEC_OC_SNC_HWM_MARK__B …
#define FEC_OC_SNC_HWM_MARK__W …
#define FEC_OC_SNC_HWM_MARK__M …
#define FEC_OC_SNC_HWM_MARK__PRE …
#define FEC_OC_SNC_UNLOCK__A …
#define FEC_OC_SNC_UNLOCK__W …
#define FEC_OC_SNC_UNLOCK__M …
#define FEC_OC_SNC_UNLOCK__PRE …
#define FEC_OC_SNC_UNLOCK_RESTART__B …
#define FEC_OC_SNC_UNLOCK_RESTART__W …
#define FEC_OC_SNC_UNLOCK_RESTART__M …
#define FEC_OC_SNC_UNLOCK_RESTART__PRE …
#define FEC_OC_SNC_LOCK_COUNT__A …
#define FEC_OC_SNC_LOCK_COUNT__W …
#define FEC_OC_SNC_LOCK_COUNT__M …
#define FEC_OC_SNC_LOCK_COUNT__PRE …
#define FEC_OC_SNC_LOCK_COUNT_COUNT__B …
#define FEC_OC_SNC_LOCK_COUNT_COUNT__W …
#define FEC_OC_SNC_LOCK_COUNT_COUNT__M …
#define FEC_OC_SNC_LOCK_COUNT_COUNT__PRE …
#define FEC_OC_SNC_FAIL_COUNT__A …
#define FEC_OC_SNC_FAIL_COUNT__W …
#define FEC_OC_SNC_FAIL_COUNT__M …
#define FEC_OC_SNC_FAIL_COUNT__PRE …
#define FEC_OC_SNC_FAIL_COUNT_COUNT__B …
#define FEC_OC_SNC_FAIL_COUNT_COUNT__W …
#define FEC_OC_SNC_FAIL_COUNT_COUNT__M …
#define FEC_OC_SNC_FAIL_COUNT_COUNT__PRE …
#define FEC_OC_SNC_FAIL_PERIOD__A …
#define FEC_OC_SNC_FAIL_PERIOD__W …
#define FEC_OC_SNC_FAIL_PERIOD__M …
#define FEC_OC_SNC_FAIL_PERIOD__PRE …
#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__B …
#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__W …
#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__M …
#define FEC_OC_SNC_FAIL_PERIOD_PERIOD__PRE …
#define FEC_OC_EMS_MODE__A …
#define FEC_OC_EMS_MODE__W …
#define FEC_OC_EMS_MODE__M …
#define FEC_OC_EMS_MODE__PRE …
#define FEC_OC_EMS_MODE_MODE__B …
#define FEC_OC_EMS_MODE_MODE__W …
#define FEC_OC_EMS_MODE_MODE__M …
#define FEC_OC_EMS_MODE_MODE__PRE …
#define FEC_OC_IPR_MODE__A …
#define FEC_OC_IPR_MODE__W …
#define FEC_OC_IPR_MODE__M …
#define FEC_OC_IPR_MODE__PRE …
#define FEC_OC_IPR_MODE_SERIAL__B …
#define FEC_OC_IPR_MODE_SERIAL__W …
#define FEC_OC_IPR_MODE_SERIAL__M …
#define FEC_OC_IPR_MODE_SERIAL__PRE …
#define FEC_OC_IPR_MODE_REVERSE_ORDER__B …
#define FEC_OC_IPR_MODE_REVERSE_ORDER__W …
#define FEC_OC_IPR_MODE_REVERSE_ORDER__M …
#define FEC_OC_IPR_MODE_REVERSE_ORDER__PRE …
#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__B …
#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__W …
#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__M …
#define FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__PRE …
#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__B …
#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__W …
#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__M …
#define FEC_OC_IPR_MODE_MCLK_DIS_PAR__PRE …
#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__B …
#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__W …
#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__M …
#define FEC_OC_IPR_MODE_MVAL_DIS_PAR__PRE …
#define FEC_OC_IPR_MODE_MERR_DIS_PAR__B …
#define FEC_OC_IPR_MODE_MERR_DIS_PAR__W …
#define FEC_OC_IPR_MODE_MERR_DIS_PAR__M …
#define FEC_OC_IPR_MODE_MERR_DIS_PAR__PRE …
#define FEC_OC_IPR_MODE_MD_DIS_PAR__B …
#define FEC_OC_IPR_MODE_MD_DIS_PAR__W …
#define FEC_OC_IPR_MODE_MD_DIS_PAR__M …
#define FEC_OC_IPR_MODE_MD_DIS_PAR__PRE …
#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__B …
#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__W …
#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__M …
#define FEC_OC_IPR_MODE_MCLK_DIS_ERR__PRE …
#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__B …
#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__W …
#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__M …
#define FEC_OC_IPR_MODE_MVAL_DIS_ERR__PRE …
#define FEC_OC_IPR_MODE_MERR_DIS_ERR__B …
#define FEC_OC_IPR_MODE_MERR_DIS_ERR__W …
#define FEC_OC_IPR_MODE_MERR_DIS_ERR__M …
#define FEC_OC_IPR_MODE_MERR_DIS_ERR__PRE …
#define FEC_OC_IPR_MODE_MD_DIS_ERR__B …
#define FEC_OC_IPR_MODE_MD_DIS_ERR__W …
#define FEC_OC_IPR_MODE_MD_DIS_ERR__M …
#define FEC_OC_IPR_MODE_MD_DIS_ERR__PRE …
#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__B …
#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__W …
#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__M …
#define FEC_OC_IPR_MODE_MSTRT_DIS_ERR__PRE …
#define FEC_OC_IPR_INVERT__A …
#define FEC_OC_IPR_INVERT__W …
#define FEC_OC_IPR_INVERT__M …
#define FEC_OC_IPR_INVERT__PRE …
#define FEC_OC_IPR_INVERT_MD0__B …
#define FEC_OC_IPR_INVERT_MD0__W …
#define FEC_OC_IPR_INVERT_MD0__M …
#define FEC_OC_IPR_INVERT_MD0__PRE …
#define FEC_OC_IPR_INVERT_MD1__B …
#define FEC_OC_IPR_INVERT_MD1__W …
#define FEC_OC_IPR_INVERT_MD1__M …
#define FEC_OC_IPR_INVERT_MD1__PRE …
#define FEC_OC_IPR_INVERT_MD2__B …
#define FEC_OC_IPR_INVERT_MD2__W …
#define FEC_OC_IPR_INVERT_MD2__M …
#define FEC_OC_IPR_INVERT_MD2__PRE …
#define FEC_OC_IPR_INVERT_MD3__B …
#define FEC_OC_IPR_INVERT_MD3__W …
#define FEC_OC_IPR_INVERT_MD3__M …
#define FEC_OC_IPR_INVERT_MD3__PRE …
#define FEC_OC_IPR_INVERT_MD4__B …
#define FEC_OC_IPR_INVERT_MD4__W …
#define FEC_OC_IPR_INVERT_MD4__M …
#define FEC_OC_IPR_INVERT_MD4__PRE …
#define FEC_OC_IPR_INVERT_MD5__B …
#define FEC_OC_IPR_INVERT_MD5__W …
#define FEC_OC_IPR_INVERT_MD5__M …
#define FEC_OC_IPR_INVERT_MD5__PRE …
#define FEC_OC_IPR_INVERT_MD6__B …
#define FEC_OC_IPR_INVERT_MD6__W …
#define FEC_OC_IPR_INVERT_MD6__M …
#define FEC_OC_IPR_INVERT_MD6__PRE …
#define FEC_OC_IPR_INVERT_MD7__B …
#define FEC_OC_IPR_INVERT_MD7__W …
#define FEC_OC_IPR_INVERT_MD7__M …
#define FEC_OC_IPR_INVERT_MD7__PRE …
#define FEC_OC_IPR_INVERT_MERR__B …
#define FEC_OC_IPR_INVERT_MERR__W …
#define FEC_OC_IPR_INVERT_MERR__M …
#define FEC_OC_IPR_INVERT_MERR__PRE …
#define FEC_OC_IPR_INVERT_MSTRT__B …
#define FEC_OC_IPR_INVERT_MSTRT__W …
#define FEC_OC_IPR_INVERT_MSTRT__M …
#define FEC_OC_IPR_INVERT_MSTRT__PRE …
#define FEC_OC_IPR_INVERT_MVAL__B …
#define FEC_OC_IPR_INVERT_MVAL__W …
#define FEC_OC_IPR_INVERT_MVAL__M …
#define FEC_OC_IPR_INVERT_MVAL__PRE …
#define FEC_OC_IPR_INVERT_MCLK__B …
#define FEC_OC_IPR_INVERT_MCLK__W …
#define FEC_OC_IPR_INVERT_MCLK__M …
#define FEC_OC_IPR_INVERT_MCLK__PRE …
#define FEC_OC_OCR_MODE__A …
#define FEC_OC_OCR_MODE__W …
#define FEC_OC_OCR_MODE__M …
#define FEC_OC_OCR_MODE__PRE …
#define FEC_OC_OCR_MODE_MB_SELECT__B …
#define FEC_OC_OCR_MODE_MB_SELECT__W …
#define FEC_OC_OCR_MODE_MB_SELECT__M …
#define FEC_OC_OCR_MODE_MB_SELECT__PRE …
#define FEC_OC_OCR_MODE_GRAB_ENABLE__B …
#define FEC_OC_OCR_MODE_GRAB_ENABLE__W …
#define FEC_OC_OCR_MODE_GRAB_ENABLE__M …
#define FEC_OC_OCR_MODE_GRAB_ENABLE__PRE …
#define FEC_OC_OCR_MODE_GRAB_SELECT__B …
#define FEC_OC_OCR_MODE_GRAB_SELECT__W …
#define FEC_OC_OCR_MODE_GRAB_SELECT__M …
#define FEC_OC_OCR_MODE_GRAB_SELECT__PRE …
#define FEC_OC_OCR_MODE_GRAB_COUNTED__B …
#define FEC_OC_OCR_MODE_GRAB_COUNTED__W …
#define FEC_OC_OCR_MODE_GRAB_COUNTED__M …
#define FEC_OC_OCR_MODE_GRAB_COUNTED__PRE …
#define FEC_OC_OCR_RATE__A …
#define FEC_OC_OCR_RATE__W …
#define FEC_OC_OCR_RATE__M …
#define FEC_OC_OCR_RATE__PRE …
#define FEC_OC_OCR_RATE_RATE__B …
#define FEC_OC_OCR_RATE_RATE__W …
#define FEC_OC_OCR_RATE_RATE__M …
#define FEC_OC_OCR_RATE_RATE__PRE …
#define FEC_OC_OCR_INVERT__A …
#define FEC_OC_OCR_INVERT__W …
#define FEC_OC_OCR_INVERT__M …
#define FEC_OC_OCR_INVERT__PRE …
#define FEC_OC_OCR_INVERT_INVERT__B …
#define FEC_OC_OCR_INVERT_INVERT__W …
#define FEC_OC_OCR_INVERT_INVERT__M …
#define FEC_OC_OCR_INVERT_INVERT__PRE …
#define FEC_OC_OCR_GRAB_COUNT__A …
#define FEC_OC_OCR_GRAB_COUNT__W …
#define FEC_OC_OCR_GRAB_COUNT__M …
#define FEC_OC_OCR_GRAB_COUNT__PRE …
#define FEC_OC_OCR_GRAB_COUNT_COUNT__B …
#define FEC_OC_OCR_GRAB_COUNT_COUNT__W …
#define FEC_OC_OCR_GRAB_COUNT_COUNT__M …
#define FEC_OC_OCR_GRAB_COUNT_COUNT__PRE …
#define FEC_OC_OCR_GRAB_SYNC__A …
#define FEC_OC_OCR_GRAB_SYNC__W …
#define FEC_OC_OCR_GRAB_SYNC__M …
#define FEC_OC_OCR_GRAB_SYNC__PRE …
#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__B …
#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__W …
#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__M …
#define FEC_OC_OCR_GRAB_SYNC_BYTE_SEL__PRE …
#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__B …
#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__W …
#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__M …
#define FEC_OC_OCR_GRAB_SYNC_BIT_SEL__PRE …
#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__B …
#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__W …
#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__M …
#define FEC_OC_OCR_GRAB_SYNC_VALUE_SEL__PRE …
#define FEC_OC_OCR_GRAB_RD0__A …
#define FEC_OC_OCR_GRAB_RD0__W …
#define FEC_OC_OCR_GRAB_RD0__M …
#define FEC_OC_OCR_GRAB_RD0__PRE …
#define FEC_OC_OCR_GRAB_RD0_DATA__B …
#define FEC_OC_OCR_GRAB_RD0_DATA__W …
#define FEC_OC_OCR_GRAB_RD0_DATA__M …
#define FEC_OC_OCR_GRAB_RD0_DATA__PRE …
#define FEC_OC_OCR_GRAB_RD1__A …
#define FEC_OC_OCR_GRAB_RD1__W …
#define FEC_OC_OCR_GRAB_RD1__M …
#define FEC_OC_OCR_GRAB_RD1__PRE …
#define FEC_OC_OCR_GRAB_RD1_DATA__B …
#define FEC_OC_OCR_GRAB_RD1_DATA__W …
#define FEC_OC_OCR_GRAB_RD1_DATA__M …
#define FEC_OC_OCR_GRAB_RD1_DATA__PRE …
#define FEC_OC_OCR_GRAB_RD2__A …
#define FEC_OC_OCR_GRAB_RD2__W …
#define FEC_OC_OCR_GRAB_RD2__M …
#define FEC_OC_OCR_GRAB_RD2__PRE …
#define FEC_OC_OCR_GRAB_RD2_DATA__B …
#define FEC_OC_OCR_GRAB_RD2_DATA__W …
#define FEC_OC_OCR_GRAB_RD2_DATA__M …
#define FEC_OC_OCR_GRAB_RD2_DATA__PRE …
#define FEC_OC_OCR_GRAB_RD3__A …
#define FEC_OC_OCR_GRAB_RD3__W …
#define FEC_OC_OCR_GRAB_RD3__M …
#define FEC_OC_OCR_GRAB_RD3__PRE …
#define FEC_OC_OCR_GRAB_RD3_DATA__B …
#define FEC_OC_OCR_GRAB_RD3_DATA__W …
#define FEC_OC_OCR_GRAB_RD3_DATA__M …
#define FEC_OC_OCR_GRAB_RD3_DATA__PRE …
#define FEC_OC_OCR_GRAB_RD4__A …
#define FEC_OC_OCR_GRAB_RD4__W …
#define FEC_OC_OCR_GRAB_RD4__M …
#define FEC_OC_OCR_GRAB_RD4__PRE …
#define FEC_OC_OCR_GRAB_RD4_DATA__B …
#define FEC_OC_OCR_GRAB_RD4_DATA__W …
#define FEC_OC_OCR_GRAB_RD4_DATA__M …
#define FEC_OC_OCR_GRAB_RD4_DATA__PRE …
#define FEC_OC_OCR_GRAB_RD5__A …
#define FEC_OC_OCR_GRAB_RD5__W …
#define FEC_OC_OCR_GRAB_RD5__M …
#define FEC_OC_OCR_GRAB_RD5__PRE …
#define FEC_OC_OCR_GRAB_RD5_DATA__B …
#define FEC_OC_OCR_GRAB_RD5_DATA__W …
#define FEC_OC_OCR_GRAB_RD5_DATA__M …
#define FEC_OC_OCR_GRAB_RD5_DATA__PRE …
#define FEC_DI_RAM__A …
#define FEC_RS_RAM__A …
#define FEC_OC_RAM__A …
#define IQM_COMM_EXEC__A …
#define IQM_COMM_EXEC__W …
#define IQM_COMM_EXEC__M …
#define IQM_COMM_EXEC__PRE …
#define IQM_COMM_EXEC_STOP …
#define IQM_COMM_EXEC_ACTIVE …
#define IQM_COMM_EXEC_HOLD …
#define IQM_COMM_MB__A …
#define IQM_COMM_MB__W …
#define IQM_COMM_MB__M …
#define IQM_COMM_MB__PRE …
#define IQM_COMM_INT_REQ__A …
#define IQM_COMM_INT_REQ__W …
#define IQM_COMM_INT_REQ__M …
#define IQM_COMM_INT_REQ__PRE …
#define IQM_COMM_INT_REQ_AF_REQ__B …
#define IQM_COMM_INT_REQ_AF_REQ__W …
#define IQM_COMM_INT_REQ_AF_REQ__M …
#define IQM_COMM_INT_REQ_AF_REQ__PRE …
#define IQM_COMM_INT_REQ_CF_REQ__B …
#define IQM_COMM_INT_REQ_CF_REQ__W …
#define IQM_COMM_INT_REQ_CF_REQ__M …
#define IQM_COMM_INT_REQ_CF_REQ__PRE …
#define IQM_COMM_INT_STA__A …
#define IQM_COMM_INT_STA__W …
#define IQM_COMM_INT_STA__M …
#define IQM_COMM_INT_STA__PRE …
#define IQM_COMM_INT_MSK__A …
#define IQM_COMM_INT_MSK__W …
#define IQM_COMM_INT_MSK__M …
#define IQM_COMM_INT_MSK__PRE …
#define IQM_COMM_INT_STM__A …
#define IQM_COMM_INT_STM__W …
#define IQM_COMM_INT_STM__M …
#define IQM_COMM_INT_STM__PRE …
#define IQM_FS_COMM_EXEC__A …
#define IQM_FS_COMM_EXEC__W …
#define IQM_FS_COMM_EXEC__M …
#define IQM_FS_COMM_EXEC__PRE …
#define IQM_FS_COMM_EXEC_STOP …
#define IQM_FS_COMM_EXEC_ACTIVE …
#define IQM_FS_COMM_EXEC_HOLD …
#define IQM_FS_COMM_MB__A …
#define IQM_FS_COMM_MB__W …
#define IQM_FS_COMM_MB__M …
#define IQM_FS_COMM_MB__PRE …
#define IQM_FS_COMM_MB_CTL__B …
#define IQM_FS_COMM_MB_CTL__W …
#define IQM_FS_COMM_MB_CTL__M …
#define IQM_FS_COMM_MB_CTL__PRE …
#define IQM_FS_COMM_MB_CTL_CTL_OFF …
#define IQM_FS_COMM_MB_CTL_CTL_ON …
#define IQM_FS_COMM_MB_OBS__B …
#define IQM_FS_COMM_MB_OBS__W …
#define IQM_FS_COMM_MB_OBS__M …
#define IQM_FS_COMM_MB_OBS__PRE …
#define IQM_FS_COMM_MB_OBS_OBS_OFF …
#define IQM_FS_COMM_MB_OBS_OBS_ON …
#define IQM_FS_RATE_OFS_LO__A …
#define IQM_FS_RATE_OFS_LO__W …
#define IQM_FS_RATE_OFS_LO__M …
#define IQM_FS_RATE_OFS_LO__PRE …
#define IQM_FS_RATE_OFS_HI__A …
#define IQM_FS_RATE_OFS_HI__W …
#define IQM_FS_RATE_OFS_HI__M …
#define IQM_FS_RATE_OFS_HI__PRE …
#define IQM_FS_RATE_LO__A …
#define IQM_FS_RATE_LO__W …
#define IQM_FS_RATE_LO__M …
#define IQM_FS_RATE_LO__PRE …
#define IQM_FS_RATE_HI__A …
#define IQM_FS_RATE_HI__W …
#define IQM_FS_RATE_HI__M …
#define IQM_FS_RATE_HI__PRE …
#define IQM_FS_ADJ_SEL__A …
#define IQM_FS_ADJ_SEL__W …
#define IQM_FS_ADJ_SEL__M …
#define IQM_FS_ADJ_SEL__PRE …
#define IQM_FS_ADJ_SEL_OFF …
#define IQM_FS_ADJ_SEL_QAM …
#define IQM_FS_ADJ_SEL_VSB …
#define IQM_FD_COMM_EXEC__A …
#define IQM_FD_COMM_EXEC__W …
#define IQM_FD_COMM_EXEC__M …
#define IQM_FD_COMM_EXEC__PRE …
#define IQM_FD_COMM_EXEC_STOP …
#define IQM_FD_COMM_EXEC_ACTIVE …
#define IQM_FD_COMM_EXEC_HOLD …
#define IQM_FD_COMM_MB__A …
#define IQM_FD_COMM_MB__W …
#define IQM_FD_COMM_MB__M …
#define IQM_FD_COMM_MB__PRE …
#define IQM_FD_COMM_MB_CTL__B …
#define IQM_FD_COMM_MB_CTL__W …
#define IQM_FD_COMM_MB_CTL__M …
#define IQM_FD_COMM_MB_CTL__PRE …
#define IQM_FD_COMM_MB_CTL_CTL_OFF …
#define IQM_FD_COMM_MB_CTL_CTL_ON …
#define IQM_FD_COMM_MB_OBS__B …
#define IQM_FD_COMM_MB_OBS__W …
#define IQM_FD_COMM_MB_OBS__M …
#define IQM_FD_COMM_MB_OBS__PRE …
#define IQM_FD_COMM_MB_OBS_OBS_OFF …
#define IQM_FD_COMM_MB_OBS_OBS_ON …
#define IQM_RC_COMM_EXEC__A …
#define IQM_RC_COMM_EXEC__W …
#define IQM_RC_COMM_EXEC__M …
#define IQM_RC_COMM_EXEC__PRE …
#define IQM_RC_COMM_EXEC_STOP …
#define IQM_RC_COMM_EXEC_ACTIVE …
#define IQM_RC_COMM_EXEC_HOLD …
#define IQM_RC_COMM_MB__A …
#define IQM_RC_COMM_MB__W …
#define IQM_RC_COMM_MB__M …
#define IQM_RC_COMM_MB__PRE …
#define IQM_RC_COMM_MB_CTL__B …
#define IQM_RC_COMM_MB_CTL__W …
#define IQM_RC_COMM_MB_CTL__M …
#define IQM_RC_COMM_MB_CTL__PRE …
#define IQM_RC_COMM_MB_CTL_CTL_OFF …
#define IQM_RC_COMM_MB_CTL_CTL_ON …
#define IQM_RC_COMM_MB_OBS__B …
#define IQM_RC_COMM_MB_OBS__W …
#define IQM_RC_COMM_MB_OBS__M …
#define IQM_RC_COMM_MB_OBS__PRE …
#define IQM_RC_COMM_MB_OBS_OBS_OFF …
#define IQM_RC_COMM_MB_OBS_OBS_ON …
#define IQM_RC_RATE_OFS_LO__A …
#define IQM_RC_RATE_OFS_LO__W …
#define IQM_RC_RATE_OFS_LO__M …
#define IQM_RC_RATE_OFS_LO__PRE …
#define IQM_RC_RATE_OFS_HI__A …
#define IQM_RC_RATE_OFS_HI__W …
#define IQM_RC_RATE_OFS_HI__M …
#define IQM_RC_RATE_OFS_HI__PRE …
#define IQM_RC_RATE_LO__A …
#define IQM_RC_RATE_LO__W …
#define IQM_RC_RATE_LO__M …
#define IQM_RC_RATE_LO__PRE …
#define IQM_RC_RATE_HI__A …
#define IQM_RC_RATE_HI__W …
#define IQM_RC_RATE_HI__M …
#define IQM_RC_RATE_HI__PRE …
#define IQM_RC_ADJ_SEL__A …
#define IQM_RC_ADJ_SEL__W …
#define IQM_RC_ADJ_SEL__M …
#define IQM_RC_ADJ_SEL__PRE …
#define IQM_RC_ADJ_SEL_OFF …
#define IQM_RC_ADJ_SEL_QAM …
#define IQM_RC_ADJ_SEL_VSB …
#define IQM_RC_CROUT_ENA__A …
#define IQM_RC_CROUT_ENA__W …
#define IQM_RC_CROUT_ENA__M …
#define IQM_RC_CROUT_ENA__PRE …
#define IQM_RC_CROUT_ENA_ENA__B …
#define IQM_RC_CROUT_ENA_ENA__W …
#define IQM_RC_CROUT_ENA_ENA__M …
#define IQM_RC_CROUT_ENA_ENA__PRE …
#define IQM_RC_STRETCH__A …
#define IQM_RC_STRETCH__W …
#define IQM_RC_STRETCH__M …
#define IQM_RC_STRETCH__PRE …
#define IQM_RC_STRETCH_QAM_B_64 …
#define IQM_RC_STRETCH_QAM_B_256 …
#define IQM_RC_STRETCH_ATV …
#define IQM_RT_COMM_EXEC__A …
#define IQM_RT_COMM_EXEC__W …
#define IQM_RT_COMM_EXEC__M …
#define IQM_RT_COMM_EXEC__PRE …
#define IQM_RT_COMM_EXEC_STOP …
#define IQM_RT_COMM_EXEC_ACTIVE …
#define IQM_RT_COMM_EXEC_HOLD …
#define IQM_RT_COMM_MB__A …
#define IQM_RT_COMM_MB__W …
#define IQM_RT_COMM_MB__M …
#define IQM_RT_COMM_MB__PRE …
#define IQM_RT_COMM_MB_CTL__B …
#define IQM_RT_COMM_MB_CTL__W …
#define IQM_RT_COMM_MB_CTL__M …
#define IQM_RT_COMM_MB_CTL__PRE …
#define IQM_RT_COMM_MB_CTL_CTL_OFF …
#define IQM_RT_COMM_MB_CTL_CTL_ON …
#define IQM_RT_COMM_MB_OBS__B …
#define IQM_RT_COMM_MB_OBS__W …
#define IQM_RT_COMM_MB_OBS__M …
#define IQM_RT_COMM_MB_OBS__PRE …
#define IQM_RT_COMM_MB_OBS_OBS_OFF …
#define IQM_RT_COMM_MB_OBS_OBS_ON …
#define IQM_RT_ACTIVE__A …
#define IQM_RT_ACTIVE__W …
#define IQM_RT_ACTIVE__M …
#define IQM_RT_ACTIVE__PRE …
#define IQM_RT_ACTIVE_ACTIVE_RT__B …
#define IQM_RT_ACTIVE_ACTIVE_RT__W …
#define IQM_RT_ACTIVE_ACTIVE_RT__M …
#define IQM_RT_ACTIVE_ACTIVE_RT__PRE …
#define IQM_RT_ACTIVE_ACTIVE_RT_ATV_FCR_OFF …
#define IQM_RT_ACTIVE_ACTIVE_RT_ATV_FCR_ON …
#define IQM_RT_ACTIVE_ACTIVE_CR__B …
#define IQM_RT_ACTIVE_ACTIVE_CR__W …
#define IQM_RT_ACTIVE_ACTIVE_CR__M …
#define IQM_RT_ACTIVE_ACTIVE_CR__PRE …
#define IQM_RT_ACTIVE_ACTIVE_CR_ATV_CR_OFF …
#define IQM_RT_ACTIVE_ACTIVE_CR_ATV_CR_ON …
#define IQM_RT_LO_INCR__A …
#define IQM_RT_LO_INCR__W …
#define IQM_RT_LO_INCR__M …
#define IQM_RT_LO_INCR__PRE …
#define IQM_RT_LO_INCR_FM …
#define IQM_RT_LO_INCR_MN …
#define IQM_RT_ROT_BP__A …
#define IQM_RT_ROT_BP__W …
#define IQM_RT_ROT_BP__M …
#define IQM_RT_ROT_BP__PRE …
#define IQM_RT_ROT_BP_ROT_OFF__B …
#define IQM_RT_ROT_BP_ROT_OFF__W …
#define IQM_RT_ROT_BP_ROT_OFF__M …
#define IQM_RT_ROT_BP_ROT_OFF__PRE …
#define IQM_RT_ROT_BP_ROT_OFF_ACTIVE …
#define IQM_RT_ROT_BP_ROT_OFF_OFF …
#define IQM_RT_ROT_BP_ROT_BPF__B …
#define IQM_RT_ROT_BP_ROT_BPF__W …
#define IQM_RT_ROT_BP_ROT_BPF__M …
#define IQM_RT_ROT_BP_ROT_BPF__PRE …
#define IQM_RT_LP_BP__A …
#define IQM_RT_LP_BP__W …
#define IQM_RT_LP_BP__M …
#define IQM_RT_LP_BP__PRE …
#define IQM_RT_DELAY__A …
#define IQM_RT_DELAY__W …
#define IQM_RT_DELAY__M …
#define IQM_RT_DELAY__PRE …
#define IQM_CF_COMM_EXEC__A …
#define IQM_CF_COMM_EXEC__W …
#define IQM_CF_COMM_EXEC__M …
#define IQM_CF_COMM_EXEC__PRE …
#define IQM_CF_COMM_EXEC_STOP …
#define IQM_CF_COMM_EXEC_ACTIVE …
#define IQM_CF_COMM_EXEC_HOLD …
#define IQM_CF_COMM_MB__A …
#define IQM_CF_COMM_MB__W …
#define IQM_CF_COMM_MB__M …
#define IQM_CF_COMM_MB__PRE …
#define IQM_CF_COMM_MB_CTL__B …
#define IQM_CF_COMM_MB_CTL__W …
#define IQM_CF_COMM_MB_CTL__M …
#define IQM_CF_COMM_MB_CTL__PRE …
#define IQM_CF_COMM_MB_CTL_CTL_OFF …
#define IQM_CF_COMM_MB_CTL_CTL_ON …
#define IQM_CF_COMM_MB_OBS__B …
#define IQM_CF_COMM_MB_OBS__W …
#define IQM_CF_COMM_MB_OBS__M …
#define IQM_CF_COMM_MB_OBS__PRE …
#define IQM_CF_COMM_MB_OBS_OBS_OFF …
#define IQM_CF_COMM_MB_OBS_OBS_ON …
#define IQM_CF_COMM_INT_REQ__A …
#define IQM_CF_COMM_INT_REQ__W …
#define IQM_CF_COMM_INT_REQ__M …
#define IQM_CF_COMM_INT_REQ__PRE …
#define IQM_CF_COMM_INT_STA__A …
#define IQM_CF_COMM_INT_STA__W …
#define IQM_CF_COMM_INT_STA__M …
#define IQM_CF_COMM_INT_STA__PRE …
#define IQM_CF_COMM_INT_STA_PM__B …
#define IQM_CF_COMM_INT_STA_PM__W …
#define IQM_CF_COMM_INT_STA_PM__M …
#define IQM_CF_COMM_INT_STA_PM__PRE …
#define IQM_CF_COMM_INT_MSK__A …
#define IQM_CF_COMM_INT_MSK__W …
#define IQM_CF_COMM_INT_MSK__M …
#define IQM_CF_COMM_INT_MSK__PRE …
#define IQM_CF_COMM_INT_MSK_PM__B …
#define IQM_CF_COMM_INT_MSK_PM__W …
#define IQM_CF_COMM_INT_MSK_PM__M …
#define IQM_CF_COMM_INT_MSK_PM__PRE …
#define IQM_CF_COMM_INT_STM__A …
#define IQM_CF_COMM_INT_STM__W …
#define IQM_CF_COMM_INT_STM__M …
#define IQM_CF_COMM_INT_STM__PRE …
#define IQM_CF_COMM_INT_STM_PM__B …
#define IQM_CF_COMM_INT_STM_PM__W …
#define IQM_CF_COMM_INT_STM_PM__M …
#define IQM_CF_COMM_INT_STM_PM__PRE …
#define IQM_CF_SYMMETRIC__A …
#define IQM_CF_SYMMETRIC__W …
#define IQM_CF_SYMMETRIC__M …
#define IQM_CF_SYMMETRIC__PRE …
#define IQM_CF_SYMMETRIC_RE__B …
#define IQM_CF_SYMMETRIC_RE__W …
#define IQM_CF_SYMMETRIC_RE__M …
#define IQM_CF_SYMMETRIC_RE__PRE …
#define IQM_CF_SYMMETRIC_IM__B …
#define IQM_CF_SYMMETRIC_IM__W …
#define IQM_CF_SYMMETRIC_IM__M …
#define IQM_CF_SYMMETRIC_IM__PRE …
#define IQM_CF_MIDTAP__A …
#define IQM_CF_MIDTAP__W …
#define IQM_CF_MIDTAP__M …
#define IQM_CF_MIDTAP__PRE …
#define IQM_CF_MIDTAP_RE__B …
#define IQM_CF_MIDTAP_RE__W …
#define IQM_CF_MIDTAP_RE__M …
#define IQM_CF_MIDTAP_RE__PRE …
#define IQM_CF_MIDTAP_IM__B …
#define IQM_CF_MIDTAP_IM__W …
#define IQM_CF_MIDTAP_IM__M …
#define IQM_CF_MIDTAP_IM__PRE …
#define IQM_CF_OUT_ENA__A …
#define IQM_CF_OUT_ENA__W …
#define IQM_CF_OUT_ENA__M …
#define IQM_CF_OUT_ENA__PRE …
#define IQM_CF_OUT_ENA_ATV__B …
#define IQM_CF_OUT_ENA_ATV__W …
#define IQM_CF_OUT_ENA_ATV__M …
#define IQM_CF_OUT_ENA_ATV__PRE …
#define IQM_CF_OUT_ENA_QAM__B …
#define IQM_CF_OUT_ENA_QAM__W …
#define IQM_CF_OUT_ENA_QAM__M …
#define IQM_CF_OUT_ENA_QAM__PRE …
#define IQM_CF_OUT_ENA_VSB__B …
#define IQM_CF_OUT_ENA_VSB__W …
#define IQM_CF_OUT_ENA_VSB__M …
#define IQM_CF_OUT_ENA_VSB__PRE …
#define IQM_CF_ADJ_SEL__A …
#define IQM_CF_ADJ_SEL__W …
#define IQM_CF_ADJ_SEL__M …
#define IQM_CF_ADJ_SEL__PRE …
#define IQM_CF_SCALE__A …
#define IQM_CF_SCALE__W …
#define IQM_CF_SCALE__M …
#define IQM_CF_SCALE__PRE …
#define IQM_CF_SCALE_SH__A …
#define IQM_CF_SCALE_SH__W …
#define IQM_CF_SCALE_SH__M …
#define IQM_CF_SCALE_SH__PRE …
#define IQM_CF_AMP__A …
#define IQM_CF_AMP__W …
#define IQM_CF_AMP__M …
#define IQM_CF_AMP__PRE …
#define IQM_CF_POW_MEAS_LEN__A …
#define IQM_CF_POW_MEAS_LEN__W …
#define IQM_CF_POW_MEAS_LEN__M …
#define IQM_CF_POW_MEAS_LEN__PRE …
#define IQM_CF_POW_MEAS_LEN_QAM_B_64 …
#define IQM_CF_POW_MEAS_LEN_QAM_B_256 …
#define IQM_CF_POW__A …
#define IQM_CF_POW__W …
#define IQM_CF_POW__M …
#define IQM_CF_POW__PRE …
#define IQM_CF_TAP_RE0__A …
#define IQM_CF_TAP_RE0__W …
#define IQM_CF_TAP_RE0__M …
#define IQM_CF_TAP_RE0__PRE …
#define IQM_CF_TAP_RE1__A …
#define IQM_CF_TAP_RE1__W …
#define IQM_CF_TAP_RE1__M …
#define IQM_CF_TAP_RE1__PRE …
#define IQM_CF_TAP_RE2__A …
#define IQM_CF_TAP_RE2__W …
#define IQM_CF_TAP_RE2__M …
#define IQM_CF_TAP_RE2__PRE …
#define IQM_CF_TAP_RE3__A …
#define IQM_CF_TAP_RE3__W …
#define IQM_CF_TAP_RE3__M …
#define IQM_CF_TAP_RE3__PRE …
#define IQM_CF_TAP_RE4__A …
#define IQM_CF_TAP_RE4__W …
#define IQM_CF_TAP_RE4__M …
#define IQM_CF_TAP_RE4__PRE …
#define IQM_CF_TAP_RE5__A …
#define IQM_CF_TAP_RE5__W …
#define IQM_CF_TAP_RE5__M …
#define IQM_CF_TAP_RE5__PRE …
#define IQM_CF_TAP_RE6__A …
#define IQM_CF_TAP_RE6__W …
#define IQM_CF_TAP_RE6__M …
#define IQM_CF_TAP_RE6__PRE …
#define IQM_CF_TAP_RE7__A …
#define IQM_CF_TAP_RE7__W …
#define IQM_CF_TAP_RE7__M …
#define IQM_CF_TAP_RE7__PRE …
#define IQM_CF_TAP_RE8__A …
#define IQM_CF_TAP_RE8__W …
#define IQM_CF_TAP_RE8__M …
#define IQM_CF_TAP_RE8__PRE …
#define IQM_CF_TAP_RE9__A …
#define IQM_CF_TAP_RE9__W …
#define IQM_CF_TAP_RE9__M …
#define IQM_CF_TAP_RE9__PRE …
#define IQM_CF_TAP_RE10__A …
#define IQM_CF_TAP_RE10__W …
#define IQM_CF_TAP_RE10__M …
#define IQM_CF_TAP_RE10__PRE …
#define IQM_CF_TAP_RE11__A …
#define IQM_CF_TAP_RE11__W …
#define IQM_CF_TAP_RE11__M …
#define IQM_CF_TAP_RE11__PRE …
#define IQM_CF_TAP_RE12__A …
#define IQM_CF_TAP_RE12__W …
#define IQM_CF_TAP_RE12__M …
#define IQM_CF_TAP_RE12__PRE …
#define IQM_CF_TAP_RE13__A …
#define IQM_CF_TAP_RE13__W …
#define IQM_CF_TAP_RE13__M …
#define IQM_CF_TAP_RE13__PRE …
#define IQM_CF_TAP_RE14__A …
#define IQM_CF_TAP_RE14__W …
#define IQM_CF_TAP_RE14__M …
#define IQM_CF_TAP_RE14__PRE …
#define IQM_CF_TAP_RE15__A …
#define IQM_CF_TAP_RE15__W …
#define IQM_CF_TAP_RE15__M …
#define IQM_CF_TAP_RE15__PRE …
#define IQM_CF_TAP_RE16__A …
#define IQM_CF_TAP_RE16__W …
#define IQM_CF_TAP_RE16__M …
#define IQM_CF_TAP_RE16__PRE …
#define IQM_CF_TAP_RE17__A …
#define IQM_CF_TAP_RE17__W …
#define IQM_CF_TAP_RE17__M …
#define IQM_CF_TAP_RE17__PRE …
#define IQM_CF_TAP_RE18__A …
#define IQM_CF_TAP_RE18__W …
#define IQM_CF_TAP_RE18__M …
#define IQM_CF_TAP_RE18__PRE …
#define IQM_CF_TAP_RE19__A …
#define IQM_CF_TAP_RE19__W …
#define IQM_CF_TAP_RE19__M …
#define IQM_CF_TAP_RE19__PRE …
#define IQM_CF_TAP_RE20__A …
#define IQM_CF_TAP_RE20__W …
#define IQM_CF_TAP_RE20__M …
#define IQM_CF_TAP_RE20__PRE …
#define IQM_CF_TAP_RE21__A …
#define IQM_CF_TAP_RE21__W …
#define IQM_CF_TAP_RE21__M …
#define IQM_CF_TAP_RE21__PRE …
#define IQM_CF_TAP_RE22__A …
#define IQM_CF_TAP_RE22__W …
#define IQM_CF_TAP_RE22__M …
#define IQM_CF_TAP_RE22__PRE …
#define IQM_CF_TAP_RE23__A …
#define IQM_CF_TAP_RE23__W …
#define IQM_CF_TAP_RE23__M …
#define IQM_CF_TAP_RE23__PRE …
#define IQM_CF_TAP_RE24__A …
#define IQM_CF_TAP_RE24__W …
#define IQM_CF_TAP_RE24__M …
#define IQM_CF_TAP_RE24__PRE …
#define IQM_CF_TAP_RE25__A …
#define IQM_CF_TAP_RE25__W …
#define IQM_CF_TAP_RE25__M …
#define IQM_CF_TAP_RE25__PRE …
#define IQM_CF_TAP_RE26__A …
#define IQM_CF_TAP_RE26__W …
#define IQM_CF_TAP_RE26__M …
#define IQM_CF_TAP_RE26__PRE …
#define IQM_CF_TAP_RE27__A …
#define IQM_CF_TAP_RE27__W …
#define IQM_CF_TAP_RE27__M …
#define IQM_CF_TAP_RE27__PRE …
#define IQM_CF_TAP_IM0__A …
#define IQM_CF_TAP_IM0__W …
#define IQM_CF_TAP_IM0__M …
#define IQM_CF_TAP_IM0__PRE …
#define IQM_CF_TAP_IM1__A …
#define IQM_CF_TAP_IM1__W …
#define IQM_CF_TAP_IM1__M …
#define IQM_CF_TAP_IM1__PRE …
#define IQM_CF_TAP_IM2__A …
#define IQM_CF_TAP_IM2__W …
#define IQM_CF_TAP_IM2__M …
#define IQM_CF_TAP_IM2__PRE …
#define IQM_CF_TAP_IM3__A …
#define IQM_CF_TAP_IM3__W …
#define IQM_CF_TAP_IM3__M …
#define IQM_CF_TAP_IM3__PRE …
#define IQM_CF_TAP_IM4__A …
#define IQM_CF_TAP_IM4__W …
#define IQM_CF_TAP_IM4__M …
#define IQM_CF_TAP_IM4__PRE …
#define IQM_CF_TAP_IM5__A …
#define IQM_CF_TAP_IM5__W …
#define IQM_CF_TAP_IM5__M …
#define IQM_CF_TAP_IM5__PRE …
#define IQM_CF_TAP_IM6__A …
#define IQM_CF_TAP_IM6__W …
#define IQM_CF_TAP_IM6__M …
#define IQM_CF_TAP_IM6__PRE …
#define IQM_CF_TAP_IM7__A …
#define IQM_CF_TAP_IM7__W …
#define IQM_CF_TAP_IM7__M …
#define IQM_CF_TAP_IM7__PRE …
#define IQM_CF_TAP_IM8__A …
#define IQM_CF_TAP_IM8__W …
#define IQM_CF_TAP_IM8__M …
#define IQM_CF_TAP_IM8__PRE …
#define IQM_CF_TAP_IM9__A …
#define IQM_CF_TAP_IM9__W …
#define IQM_CF_TAP_IM9__M …
#define IQM_CF_TAP_IM9__PRE …
#define IQM_CF_TAP_IM10__A …
#define IQM_CF_TAP_IM10__W …
#define IQM_CF_TAP_IM10__M …
#define IQM_CF_TAP_IM10__PRE …
#define IQM_CF_TAP_IM11__A …
#define IQM_CF_TAP_IM11__W …
#define IQM_CF_TAP_IM11__M …
#define IQM_CF_TAP_IM11__PRE …
#define IQM_CF_TAP_IM12__A …
#define IQM_CF_TAP_IM12__W …
#define IQM_CF_TAP_IM12__M …
#define IQM_CF_TAP_IM12__PRE …
#define IQM_CF_TAP_IM13__A …
#define IQM_CF_TAP_IM13__W …
#define IQM_CF_TAP_IM13__M …
#define IQM_CF_TAP_IM13__PRE …
#define IQM_CF_TAP_IM14__A …
#define IQM_CF_TAP_IM14__W …
#define IQM_CF_TAP_IM14__M …
#define IQM_CF_TAP_IM14__PRE …
#define IQM_CF_TAP_IM15__A …
#define IQM_CF_TAP_IM15__W …
#define IQM_CF_TAP_IM15__M …
#define IQM_CF_TAP_IM15__PRE …
#define IQM_CF_TAP_IM16__A …
#define IQM_CF_TAP_IM16__W …
#define IQM_CF_TAP_IM16__M …
#define IQM_CF_TAP_IM16__PRE …
#define IQM_CF_TAP_IM17__A …
#define IQM_CF_TAP_IM17__W …
#define IQM_CF_TAP_IM17__M …
#define IQM_CF_TAP_IM17__PRE …
#define IQM_CF_TAP_IM18__A …
#define IQM_CF_TAP_IM18__W …
#define IQM_CF_TAP_IM18__M …
#define IQM_CF_TAP_IM18__PRE …
#define IQM_CF_TAP_IM19__A …
#define IQM_CF_TAP_IM19__W …
#define IQM_CF_TAP_IM19__M …
#define IQM_CF_TAP_IM19__PRE …
#define IQM_CF_TAP_IM20__A …
#define IQM_CF_TAP_IM20__W …
#define IQM_CF_TAP_IM20__M …
#define IQM_CF_TAP_IM20__PRE …
#define IQM_CF_TAP_IM21__A …
#define IQM_CF_TAP_IM21__W …
#define IQM_CF_TAP_IM21__M …
#define IQM_CF_TAP_IM21__PRE …
#define IQM_CF_TAP_IM22__A …
#define IQM_CF_TAP_IM22__W …
#define IQM_CF_TAP_IM22__M …
#define IQM_CF_TAP_IM22__PRE …
#define IQM_CF_TAP_IM23__A …
#define IQM_CF_TAP_IM23__W …
#define IQM_CF_TAP_IM23__M …
#define IQM_CF_TAP_IM23__PRE …
#define IQM_CF_TAP_IM24__A …
#define IQM_CF_TAP_IM24__W …
#define IQM_CF_TAP_IM24__M …
#define IQM_CF_TAP_IM24__PRE …
#define IQM_CF_TAP_IM25__A …
#define IQM_CF_TAP_IM25__W …
#define IQM_CF_TAP_IM25__M …
#define IQM_CF_TAP_IM25__PRE …
#define IQM_CF_TAP_IM26__A …
#define IQM_CF_TAP_IM26__W …
#define IQM_CF_TAP_IM26__M …
#define IQM_CF_TAP_IM26__PRE …
#define IQM_CF_TAP_IM27__A …
#define IQM_CF_TAP_IM27__W …
#define IQM_CF_TAP_IM27__M …
#define IQM_CF_TAP_IM27__PRE …
#define IQM_AF_COMM_EXEC__A …
#define IQM_AF_COMM_EXEC__W …
#define IQM_AF_COMM_EXEC__M …
#define IQM_AF_COMM_EXEC__PRE …
#define IQM_AF_COMM_EXEC_STOP …
#define IQM_AF_COMM_EXEC_ACTIVE …
#define IQM_AF_COMM_EXEC_HOLD …
#define IQM_AF_COMM_MB__A …
#define IQM_AF_COMM_MB__W …
#define IQM_AF_COMM_MB__M …
#define IQM_AF_COMM_MB__PRE …
#define IQM_AF_COMM_MB_CTL__B …
#define IQM_AF_COMM_MB_CTL__W …
#define IQM_AF_COMM_MB_CTL__M …
#define IQM_AF_COMM_MB_CTL__PRE …
#define IQM_AF_COMM_MB_CTL_CTL_OFF …
#define IQM_AF_COMM_MB_CTL_CTL_ON …
#define IQM_AF_COMM_MB_OBS__B …
#define IQM_AF_COMM_MB_OBS__W …
#define IQM_AF_COMM_MB_OBS__M …
#define IQM_AF_COMM_MB_OBS__PRE …
#define IQM_AF_COMM_MB_OBS_OBS_OFF …
#define IQM_AF_COMM_MB_OBS_OBS_ON …
#define IQM_AF_COMM_MB_MUX_CTRL__B …
#define IQM_AF_COMM_MB_MUX_CTRL__W …
#define IQM_AF_COMM_MB_MUX_CTRL__M …
#define IQM_AF_COMM_MB_MUX_CTRL__PRE …
#define IQM_AF_COMM_MB_MUX_CTRL_AF_DATA_INPUT …
#define IQM_AF_COMM_MB_MUX_CTRL_SENSE_INPUT …
#define IQM_AF_COMM_MB_MUX_CTRL_AF_DATA_OUTPUT …
#define IQM_AF_COMM_MB_MUX_CTRL_IF_AGC_OUTPUT …
#define IQM_AF_COMM_MB_MUX_CTRL_RF_AGC_OUTPUT …
#define IQM_AF_COMM_MB_MUX_OBS__B …
#define IQM_AF_COMM_MB_MUX_OBS__W …
#define IQM_AF_COMM_MB_MUX_OBS__M …
#define IQM_AF_COMM_MB_MUX_OBS__PRE …
#define IQM_AF_COMM_MB_MUX_OBS_AF_DATA_INPUT …
#define IQM_AF_COMM_MB_MUX_OBS_SENSE_INPUT …
#define IQM_AF_COMM_MB_MUX_OBS_AF_DATA_OUTPUT …
#define IQM_AF_COMM_MB_MUX_OBS_IF_AGC_OUTPUT …
#define IQM_AF_COMM_MB_MUX_OBS_RF_AGC_OUTPUT …
#define IQM_AF_COMM_INT_REQ__A …
#define IQM_AF_COMM_INT_REQ__W …
#define IQM_AF_COMM_INT_REQ__M …
#define IQM_AF_COMM_INT_REQ__PRE …
#define IQM_AF_COMM_INT_STA__A …
#define IQM_AF_COMM_INT_STA__W …
#define IQM_AF_COMM_INT_STA__M …
#define IQM_AF_COMM_INT_STA__PRE …
#define IQM_AF_COMM_INT_STA_CLP_INT_STA__B …
#define IQM_AF_COMM_INT_STA_CLP_INT_STA__W …
#define IQM_AF_COMM_INT_STA_CLP_INT_STA__M …
#define IQM_AF_COMM_INT_STA_CLP_INT_STA__PRE …
#define IQM_AF_COMM_INT_STA_SNS_INT_STA__B …
#define IQM_AF_COMM_INT_STA_SNS_INT_STA__W …
#define IQM_AF_COMM_INT_STA_SNS_INT_STA__M …
#define IQM_AF_COMM_INT_STA_SNS_INT_STA__PRE …
#define IQM_AF_COMM_INT_MSK__A …
#define IQM_AF_COMM_INT_MSK__W …
#define IQM_AF_COMM_INT_MSK__M …
#define IQM_AF_COMM_INT_MSK__PRE …
#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__B …
#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__W …
#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__M …
#define IQM_AF_COMM_INT_MSK_CLP_INT_MSK__PRE …
#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__B …
#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__W …
#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__M …
#define IQM_AF_COMM_INT_MSK_SNS_INT_MSK__PRE …
#define IQM_AF_COMM_INT_STM__A …
#define IQM_AF_COMM_INT_STM__W …
#define IQM_AF_COMM_INT_STM__M …
#define IQM_AF_COMM_INT_STM__PRE …
#define IQM_AF_COMM_INT_STM_CLP_INT_STA__B …
#define IQM_AF_COMM_INT_STM_CLP_INT_STA__W …
#define IQM_AF_COMM_INT_STM_CLP_INT_STA__M …
#define IQM_AF_COMM_INT_STM_CLP_INT_STA__PRE …
#define IQM_AF_COMM_INT_STM_SNS_INT_STA__B …
#define IQM_AF_COMM_INT_STM_SNS_INT_STA__W …
#define IQM_AF_COMM_INT_STM_SNS_INT_STA__M …
#define IQM_AF_COMM_INT_STM_SNS_INT_STA__PRE …
#define IQM_AF_FDB_SEL__A …
#define IQM_AF_FDB_SEL__W …
#define IQM_AF_FDB_SEL__M …
#define IQM_AF_FDB_SEL__PRE …
#define IQM_AF_INVEXT__A …
#define IQM_AF_INVEXT__W …
#define IQM_AF_INVEXT__M …
#define IQM_AF_INVEXT__PRE …
#define IQM_AF_CLKNEG__A …
#define IQM_AF_CLKNEG__W …
#define IQM_AF_CLKNEG__M …
#define IQM_AF_CLKNEG__PRE …
#define IQM_AF_CLKNEG_CLKNEGPEAK__B …
#define IQM_AF_CLKNEG_CLKNEGPEAK__W …
#define IQM_AF_CLKNEG_CLKNEGPEAK__M …
#define IQM_AF_CLKNEG_CLKNEGPEAK__PRE …
#define IQM_AF_CLKNEG_CLKNEGPEAK_CLK_ADC_PEAK_POS …
#define IQM_AF_CLKNEG_CLKNEGPEAK_CLK_ADC_PEAK_NEG …
#define IQM_AF_CLKNEG_CLKNEGDATA__B …
#define IQM_AF_CLKNEG_CLKNEGDATA__W …
#define IQM_AF_CLKNEG_CLKNEGDATA__M …
#define IQM_AF_CLKNEG_CLKNEGDATA__PRE …
#define IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS …
#define IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_NEG …
#define IQM_AF_MON_IN_MUX__A …
#define IQM_AF_MON_IN_MUX__W …
#define IQM_AF_MON_IN_MUX__M …
#define IQM_AF_MON_IN_MUX__PRE …
#define IQM_AF_MON_IN5__A …
#define IQM_AF_MON_IN5__W …
#define IQM_AF_MON_IN5__M …
#define IQM_AF_MON_IN5__PRE …
#define IQM_AF_MON_IN4__A …
#define IQM_AF_MON_IN4__W …
#define IQM_AF_MON_IN4__M …
#define IQM_AF_MON_IN4__PRE …
#define IQM_AF_MON_IN3__A …
#define IQM_AF_MON_IN3__W …
#define IQM_AF_MON_IN3__M …
#define IQM_AF_MON_IN3__PRE …
#define IQM_AF_MON_IN2__A …
#define IQM_AF_MON_IN2__W …
#define IQM_AF_MON_IN2__M …
#define IQM_AF_MON_IN2__PRE …
#define IQM_AF_MON_IN1__A …
#define IQM_AF_MON_IN1__W …
#define IQM_AF_MON_IN1__M …
#define IQM_AF_MON_IN1__PRE …
#define IQM_AF_MON_IN0__A …
#define IQM_AF_MON_IN0__W …
#define IQM_AF_MON_IN0__M …
#define IQM_AF_MON_IN0__PRE …
#define IQM_AF_MON_IN_VAL__A …
#define IQM_AF_MON_IN_VAL__W …
#define IQM_AF_MON_IN_VAL__M …
#define IQM_AF_MON_IN_VAL__PRE …
#define IQM_AF_START_LOCK__A …
#define IQM_AF_START_LOCK__W …
#define IQM_AF_START_LOCK__M …
#define IQM_AF_START_LOCK__PRE …
#define IQM_AF_PHASE0__A …
#define IQM_AF_PHASE0__W …
#define IQM_AF_PHASE0__M …
#define IQM_AF_PHASE0__PRE …
#define IQM_AF_PHASE1__A …
#define IQM_AF_PHASE1__W …
#define IQM_AF_PHASE1__M …
#define IQM_AF_PHASE1__PRE …
#define IQM_AF_PHASE2__A …
#define IQM_AF_PHASE2__W …
#define IQM_AF_PHASE2__M …
#define IQM_AF_PHASE2__PRE …
#define IQM_AF_SCU_PHASE__A …
#define IQM_AF_SCU_PHASE__W …
#define IQM_AF_SCU_PHASE__M …
#define IQM_AF_SCU_PHASE__PRE …
#define IQM_AF_SYNC_SEL__A …
#define IQM_AF_SYNC_SEL__W …
#define IQM_AF_SYNC_SEL__M …
#define IQM_AF_SYNC_SEL__PRE …
#define IQM_AF_ADC_CONF__A …
#define IQM_AF_ADC_CONF__W …
#define IQM_AF_ADC_CONF__M …
#define IQM_AF_ADC_CONF__PRE …
#define IQM_AF_ADC_CONF_ADC_SIGN__B …
#define IQM_AF_ADC_CONF_ADC_SIGN__W …
#define IQM_AF_ADC_CONF_ADC_SIGN__M …
#define IQM_AF_ADC_CONF_ADC_SIGN__PRE …
#define IQM_AF_ADC_CONF_ADC_SIGN_ADC_SIGNED …
#define IQM_AF_ADC_CONF_ADC_SIGN_ADC_UNSIGNED …
#define IQM_AF_ADC_CONF_BITREVERSE_ADC__B …
#define IQM_AF_ADC_CONF_BITREVERSE_ADC__W …
#define IQM_AF_ADC_CONF_BITREVERSE_ADC__M …
#define IQM_AF_ADC_CONF_BITREVERSE_ADC__PRE …
#define IQM_AF_ADC_CONF_BITREVERSE_ADC_ADC_NORMAL …
#define IQM_AF_ADC_CONF_BITREVERSE_ADC_ADC_BITREVERSED …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__B …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__W …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__M …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSI__PRE …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSI_IFAGC_DAC_NORMAL …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSI_IFAGC_DAC_BITREVERSED …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__B …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__W …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__M …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSR__PRE …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSR_RFAGC_DAC_NORMAL …
#define IQM_AF_ADC_CONF_BITREVERSE_NSSR_RFAGC_DAC_BITREVERSED …
#define IQM_AF_CLP_CLIP__A …
#define IQM_AF_CLP_CLIP__W …
#define IQM_AF_CLP_CLIP__M …
#define IQM_AF_CLP_CLIP__PRE …
#define IQM_AF_CLP_LEN__A …
#define IQM_AF_CLP_LEN__W …
#define IQM_AF_CLP_LEN__M …
#define IQM_AF_CLP_LEN__PRE …
#define IQM_AF_CLP_LEN_QAM_B_64 …
#define IQM_AF_CLP_LEN_QAM_B_256 …
#define IQM_AF_CLP_LEN_ATV …
#define IQM_AF_CLP_TH__A …
#define IQM_AF_CLP_TH__W …
#define IQM_AF_CLP_TH__M …
#define IQM_AF_CLP_TH__PRE …
#define IQM_AF_CLP_TH_QAM_B_64 …
#define IQM_AF_CLP_TH_QAM_B_256 …
#define IQM_AF_CLP_TH_ATV …
#define IQM_AF_DCF_BYPASS__A …
#define IQM_AF_DCF_BYPASS__W …
#define IQM_AF_DCF_BYPASS__M …
#define IQM_AF_DCF_BYPASS__PRE …
#define IQM_AF_DCF_BYPASS_ACTIVE …
#define IQM_AF_DCF_BYPASS_BYPASS …
#define IQM_AF_SNS_LEN__A …
#define IQM_AF_SNS_LEN__W …
#define IQM_AF_SNS_LEN__M …
#define IQM_AF_SNS_LEN__PRE …
#define IQM_AF_SNS_LEN_QAM_B_64 …
#define IQM_AF_SNS_LEN_QAM_B_256 …
#define IQM_AF_SNS_LEN_ATV …
#define IQM_AF_SNS_SENSE__A …
#define IQM_AF_SNS_SENSE__W …
#define IQM_AF_SNS_SENSE__M …
#define IQM_AF_SNS_SENSE__PRE …
#define IQM_AF_AGC_IF__A …
#define IQM_AF_AGC_IF__W …
#define IQM_AF_AGC_IF__M …
#define IQM_AF_AGC_IF__PRE …
#define IQM_AF_AGC_RF__A …
#define IQM_AF_AGC_RF__W …
#define IQM_AF_AGC_RF__M …
#define IQM_AF_AGC_RF__PRE …
#define IQM_AF_PGA_GAIN__A …
#define IQM_AF_PGA_GAIN__W …
#define IQM_AF_PGA_GAIN__M …
#define IQM_AF_PGA_GAIN__PRE …
#define IQM_AF_PDREF__A …
#define IQM_AF_PDREF__W …
#define IQM_AF_PDREF__M …
#define IQM_AF_PDREF__PRE …
#define IQM_AF_PDREF_QAM_B_64 …
#define IQM_AF_PDREF_QAM_B_256 …
#define IQM_AF_PDREF_ATV …
#define IQM_AF_STDBY__A …
#define IQM_AF_STDBY__W …
#define IQM_AF_STDBY__M …
#define IQM_AF_STDBY__PRE …
#define IQM_AF_STDBY_STDBY_BIAS__B …
#define IQM_AF_STDBY_STDBY_BIAS__W …
#define IQM_AF_STDBY_STDBY_BIAS__M …
#define IQM_AF_STDBY_STDBY_BIAS__PRE …
#define IQM_AF_STDBY_STDBY_BIAS_ACTIVE …
#define IQM_AF_STDBY_STDBY_BIAS_STANDBY …
#define IQM_AF_STDBY_STDBY_ADC__B …
#define IQM_AF_STDBY_STDBY_ADC__W …
#define IQM_AF_STDBY_STDBY_ADC__M …
#define IQM_AF_STDBY_STDBY_ADC__PRE …
#define IQM_AF_STDBY_STDBY_ADC_A1_ACTIVE …
#define IQM_AF_STDBY_STDBY_ADC_A1_STANDBY …
#define IQM_AF_STDBY_STDBY_ADC_A2_ACTIVE …
#define IQM_AF_STDBY_STDBY_ADC_A2_STANDBY …
#define IQM_AF_STDBY_STDBY_AMP__B …
#define IQM_AF_STDBY_STDBY_AMP__W …
#define IQM_AF_STDBY_STDBY_AMP__M …
#define IQM_AF_STDBY_STDBY_AMP__PRE …
#define IQM_AF_STDBY_STDBY_AMP_A1_ACTIVE …
#define IQM_AF_STDBY_STDBY_AMP_A1_STANDBY …
#define IQM_AF_STDBY_STDBY_AMP_A2_ACTIVE …
#define IQM_AF_STDBY_STDBY_AMP_A2_STANDBY …
#define IQM_AF_STDBY_STDBY_PD__B …
#define IQM_AF_STDBY_STDBY_PD__W …
#define IQM_AF_STDBY_STDBY_PD__M …
#define IQM_AF_STDBY_STDBY_PD__PRE …
#define IQM_AF_STDBY_STDBY_PD_A1_ACTIVE …
#define IQM_AF_STDBY_STDBY_PD_A1_STANDBY …
#define IQM_AF_STDBY_STDBY_PD_A2_ACTIVE …
#define IQM_AF_STDBY_STDBY_PD_A2_STANDBY …
#define IQM_AF_STDBY_STDBY_TAGC_IF__B …
#define IQM_AF_STDBY_STDBY_TAGC_IF__W …
#define IQM_AF_STDBY_STDBY_TAGC_IF__M …
#define IQM_AF_STDBY_STDBY_TAGC_IF__PRE …
#define IQM_AF_STDBY_STDBY_TAGC_IF_A1_ACTIVE …
#define IQM_AF_STDBY_STDBY_TAGC_IF_A1_STANDBY …
#define IQM_AF_STDBY_STDBY_TAGC_IF_A2_ACTIVE …
#define IQM_AF_STDBY_STDBY_TAGC_IF_A2_STANDBY …
#define IQM_AF_STDBY_STDBY_TAGC_RF__B …
#define IQM_AF_STDBY_STDBY_TAGC_RF__W …
#define IQM_AF_STDBY_STDBY_TAGC_RF__M …
#define IQM_AF_STDBY_STDBY_TAGC_RF__PRE …
#define IQM_AF_STDBY_STDBY_TAGC_RF_A1_ACTIVE …
#define IQM_AF_STDBY_STDBY_TAGC_RF_A1_STANDBY …
#define IQM_AF_STDBY_STDBY_TAGC_RF_A2_ACTIVE …
#define IQM_AF_STDBY_STDBY_TAGC_RF_A2_STANDBY …
#define IQM_AF_AMUX__A …
#define IQM_AF_AMUX__W …
#define IQM_AF_AMUX__M …
#define IQM_AF_AMUX__PRE …
#define IQM_AF_TST_AFEMAIN__A …
#define IQM_AF_TST_AFEMAIN__W …
#define IQM_AF_TST_AFEMAIN__M …
#define IQM_AF_TST_AFEMAIN__PRE …
#define IQM_RT_RAM__A …
#define IQM_RT_RAM_DLY__B …
#define IQM_RT_RAM_DLY__W …
#define IQM_RT_RAM_DLY__M …
#define IQM_RT_RAM_DLY__PRE …
#define ORX_COMM_EXEC__A …
#define ORX_COMM_EXEC__W …
#define ORX_COMM_EXEC__M …
#define ORX_COMM_EXEC__PRE …
#define ORX_COMM_EXEC_STOP …
#define ORX_COMM_EXEC_ACTIVE …
#define ORX_COMM_EXEC_HOLD …
#define ORX_COMM_STATE__A …
#define ORX_COMM_STATE__W …
#define ORX_COMM_STATE__M …
#define ORX_COMM_STATE__PRE …
#define ORX_COMM_MB__A …
#define ORX_COMM_MB__W …
#define ORX_COMM_MB__M …
#define ORX_COMM_MB__PRE …
#define ORX_COMM_INT_REQ__A …
#define ORX_COMM_INT_REQ__W …
#define ORX_COMM_INT_REQ__M …
#define ORX_COMM_INT_REQ__PRE …
#define ORX_COMM_INT_REQ_EQU_REQ__B …
#define ORX_COMM_INT_REQ_EQU_REQ__W …
#define ORX_COMM_INT_REQ_EQU_REQ__M …
#define ORX_COMM_INT_REQ_EQU_REQ__PRE …
#define ORX_COMM_INT_REQ_DDC_REQ__B …
#define ORX_COMM_INT_REQ_DDC_REQ__W …
#define ORX_COMM_INT_REQ_DDC_REQ__M …
#define ORX_COMM_INT_REQ_DDC_REQ__PRE …
#define ORX_COMM_INT_REQ_FWP_REQ__B …
#define ORX_COMM_INT_REQ_FWP_REQ__W …
#define ORX_COMM_INT_REQ_FWP_REQ__M …
#define ORX_COMM_INT_REQ_FWP_REQ__PRE …
#define ORX_COMM_INT_REQ_CON_REQ__B …
#define ORX_COMM_INT_REQ_CON_REQ__W …
#define ORX_COMM_INT_REQ_CON_REQ__M …
#define ORX_COMM_INT_REQ_CON_REQ__PRE …
#define ORX_COMM_INT_REQ_NSU_REQ__B …
#define ORX_COMM_INT_REQ_NSU_REQ__W …
#define ORX_COMM_INT_REQ_NSU_REQ__M …
#define ORX_COMM_INT_REQ_NSU_REQ__PRE …
#define ORX_COMM_INT_STA__A …
#define ORX_COMM_INT_STA__W …
#define ORX_COMM_INT_STA__M …
#define ORX_COMM_INT_STA__PRE …
#define ORX_COMM_INT_MSK__A …
#define ORX_COMM_INT_MSK__W …
#define ORX_COMM_INT_MSK__M …
#define ORX_COMM_INT_MSK__PRE …
#define ORX_COMM_INT_STM__A …
#define ORX_COMM_INT_STM__W …
#define ORX_COMM_INT_STM__M …
#define ORX_COMM_INT_STM__PRE …
#define ORX_TOP_COMM_EXEC__A …
#define ORX_TOP_COMM_EXEC__W …
#define ORX_TOP_COMM_EXEC__M …
#define ORX_TOP_COMM_EXEC__PRE …
#define ORX_TOP_COMM_EXEC_STOP …
#define ORX_TOP_COMM_EXEC_ACTIVE …
#define ORX_TOP_COMM_EXEC_HOLD …
#define ORX_TOP_COMM_KEY__A …
#define ORX_TOP_COMM_KEY__W …
#define ORX_TOP_COMM_KEY__M …
#define ORX_TOP_COMM_KEY__PRE …
#define ORX_TOP_COMM_KEY_KEY …
#define ORX_TOP_MDE_W__A …
#define ORX_TOP_MDE_W__W …
#define ORX_TOP_MDE_W__M …
#define ORX_TOP_MDE_W__PRE …
#define ORX_TOP_MDE_W_RATE_1544KBPS …
#define ORX_TOP_MDE_W_RATE_3088KBPS …
#define ORX_TOP_MDE_W_RATE_2048KBPS_SQRT …
#define ORX_TOP_MDE_W_RATE_2048KBPS_RO …
#define ORX_TOP_AIF_CTRL_W__A …
#define ORX_TOP_AIF_CTRL_W__W …
#define ORX_TOP_AIF_CTRL_W__M …
#define ORX_TOP_AIF_CTRL_W__PRE …
#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__B …
#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__W …
#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__M …
#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE__PRE …
#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE_ADC_SAMPL_ON_POS_CLK_EDGE …
#define ORX_TOP_AIF_CTRL_W_NEG_CLK_EDGE_ADC_SAMPL_ON_NEG_CLK_EDGE …
#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__B …
#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__W …
#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__M …
#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE__PRE …
#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE_REGULAR_BIT_ORDER_ADC …
#define ORX_TOP_AIF_CTRL_W_BIT_REVERSE_REVERSAL_BIT_ORDER_ADC …
#define ORX_TOP_AIF_CTRL_W_INV_MSB__B …
#define ORX_TOP_AIF_CTRL_W_INV_MSB__W …
#define ORX_TOP_AIF_CTRL_W_INV_MSB__M …
#define ORX_TOP_AIF_CTRL_W_INV_MSB__PRE …
#define ORX_TOP_AIF_CTRL_W_INV_MSB_NO_MSB_INVERSION_ADC …
#define ORX_TOP_AIF_CTRL_W_INV_MSB_MSB_INVERSION_ADC …
#define ORX_FWP_COMM_EXEC__A …
#define ORX_FWP_COMM_EXEC__W …
#define ORX_FWP_COMM_EXEC__M …
#define ORX_FWP_COMM_EXEC__PRE …
#define ORX_FWP_COMM_EXEC_STOP …
#define ORX_FWP_COMM_EXEC_ACTIVE …
#define ORX_FWP_COMM_EXEC_HOLD …
#define ORX_FWP_COMM_MB__A …
#define ORX_FWP_COMM_MB__W …
#define ORX_FWP_COMM_MB__M …
#define ORX_FWP_COMM_MB__PRE …
#define ORX_FWP_COMM_MB_CTL__B …
#define ORX_FWP_COMM_MB_CTL__W …
#define ORX_FWP_COMM_MB_CTL__M …
#define ORX_FWP_COMM_MB_CTL__PRE …
#define ORX_FWP_COMM_MB_CTL_OFF …
#define ORX_FWP_COMM_MB_CTL_ON …
#define ORX_FWP_COMM_MB_OBS__B …
#define ORX_FWP_COMM_MB_OBS__W …
#define ORX_FWP_COMM_MB_OBS__M …
#define ORX_FWP_COMM_MB_OBS__PRE …
#define ORX_FWP_COMM_MB_OBS_OFF …
#define ORX_FWP_COMM_MB_OBS_ON …
#define ORX_FWP_COMM_MB_CTL_MUX__B …
#define ORX_FWP_COMM_MB_CTL_MUX__W …
#define ORX_FWP_COMM_MB_CTL_MUX__M …
#define ORX_FWP_COMM_MB_CTL_MUX__PRE …
#define ORX_FWP_COMM_MB_OBS_MUX__B …
#define ORX_FWP_COMM_MB_OBS_MUX__W …
#define ORX_FWP_COMM_MB_OBS_MUX__M …
#define ORX_FWP_COMM_MB_OBS_MUX__PRE …
#define ORX_FWP_AAG_LEN_W__A …
#define ORX_FWP_AAG_LEN_W__W …
#define ORX_FWP_AAG_LEN_W__M …
#define ORX_FWP_AAG_LEN_W__PRE …
#define ORX_FWP_AAG_THR_W__A …
#define ORX_FWP_AAG_THR_W__W …
#define ORX_FWP_AAG_THR_W__M …
#define ORX_FWP_AAG_THR_W__PRE …
#define ORX_FWP_AAG_THR_CNT_R__A …
#define ORX_FWP_AAG_THR_CNT_R__W …
#define ORX_FWP_AAG_THR_CNT_R__M …
#define ORX_FWP_AAG_THR_CNT_R__PRE …
#define ORX_FWP_AAG_SNS_CNT_R__A …
#define ORX_FWP_AAG_SNS_CNT_R__W …
#define ORX_FWP_AAG_SNS_CNT_R__M …
#define ORX_FWP_AAG_SNS_CNT_R__PRE …
#define ORX_FWP_PFI_A_W__A …
#define ORX_FWP_PFI_A_W__W …
#define ORX_FWP_PFI_A_W__M …
#define ORX_FWP_PFI_A_W__PRE …
#define ORX_FWP_PFI_A_W_RATE_2048KBPS …
#define ORX_FWP_PFI_A_W_RATE_1544KBPS …
#define ORX_FWP_PFI_A_W_RATE_3088KBPS …
#define ORX_FWP_PFI_B_W__A …
#define ORX_FWP_PFI_B_W__W …
#define ORX_FWP_PFI_B_W__M …
#define ORX_FWP_PFI_B_W__PRE …
#define ORX_FWP_PFI_B_W_RATE_2048KBPS …
#define ORX_FWP_PFI_B_W_RATE_1544KBPS …
#define ORX_FWP_PFI_B_W_RATE_3088KBPS …
#define ORX_FWP_PFI_C_W__A …
#define ORX_FWP_PFI_C_W__W …
#define ORX_FWP_PFI_C_W__M …
#define ORX_FWP_PFI_C_W__PRE …
#define ORX_FWP_PFI_C_W_RATE_2048KBPS …
#define ORX_FWP_PFI_C_W_RATE_1544KBPS …
#define ORX_FWP_PFI_C_W_RATE_3088KBPS …
#define ORX_FWP_KR1_AMP_R__A …
#define ORX_FWP_KR1_AMP_R__W …
#define ORX_FWP_KR1_AMP_R__M …
#define ORX_FWP_KR1_AMP_R__PRE …
#define ORX_FWP_KR1_LDT_W__A …
#define ORX_FWP_KR1_LDT_W__W …
#define ORX_FWP_KR1_LDT_W__M …
#define ORX_FWP_KR1_LDT_W__PRE …
#define ORX_FWP_SRC_DGN_W__A …
#define ORX_FWP_SRC_DGN_W__W …
#define ORX_FWP_SRC_DGN_W__M …
#define ORX_FWP_SRC_DGN_W__PRE …
#define ORX_FWP_SRC_DGN_W_MANT__B …
#define ORX_FWP_SRC_DGN_W_MANT__W …
#define ORX_FWP_SRC_DGN_W_MANT__M …
#define ORX_FWP_SRC_DGN_W_MANT__PRE …
#define ORX_FWP_SRC_DGN_W_EXP__B …
#define ORX_FWP_SRC_DGN_W_EXP__W …
#define ORX_FWP_SRC_DGN_W_EXP__M …
#define ORX_FWP_SRC_DGN_W_EXP__PRE …
#define ORX_FWP_NYQ_ADR_W__A …
#define ORX_FWP_NYQ_ADR_W__W …
#define ORX_FWP_NYQ_ADR_W__M …
#define ORX_FWP_NYQ_ADR_W__PRE …
#define ORX_FWP_NYQ_COF_RW__A …
#define ORX_FWP_NYQ_COF_RW__W …
#define ORX_FWP_NYQ_COF_RW__M …
#define ORX_FWP_NYQ_COF_RW__PRE …
#define ORX_FWP_IQM_FRQ_W__A …
#define ORX_FWP_IQM_FRQ_W__W …
#define ORX_FWP_IQM_FRQ_W__M …
#define ORX_FWP_IQM_FRQ_W__PRE …
#define ORX_EQU_COMM_EXEC__A …
#define ORX_EQU_COMM_EXEC__W …
#define ORX_EQU_COMM_EXEC__M …
#define ORX_EQU_COMM_EXEC__PRE …
#define ORX_EQU_COMM_EXEC_STOP …
#define ORX_EQU_COMM_EXEC_ACTIVE …
#define ORX_EQU_COMM_EXEC_HOLD …
#define ORX_EQU_COMM_MB__A …
#define ORX_EQU_COMM_MB__W …
#define ORX_EQU_COMM_MB__M …
#define ORX_EQU_COMM_MB__PRE …
#define ORX_EQU_COMM_MB_CTL__B …
#define ORX_EQU_COMM_MB_CTL__W …
#define ORX_EQU_COMM_MB_CTL__M …
#define ORX_EQU_COMM_MB_CTL__PRE …
#define ORX_EQU_COMM_MB_CTL_OFF …
#define ORX_EQU_COMM_MB_CTL_ON …
#define ORX_EQU_COMM_MB_OBS__B …
#define ORX_EQU_COMM_MB_OBS__W …
#define ORX_EQU_COMM_MB_OBS__M …
#define ORX_EQU_COMM_MB_OBS__PRE …
#define ORX_EQU_COMM_MB_OBS_OFF …
#define ORX_EQU_COMM_MB_OBS_ON …
#define ORX_EQU_COMM_MB_CTL_MUX__B …
#define ORX_EQU_COMM_MB_CTL_MUX__W …
#define ORX_EQU_COMM_MB_CTL_MUX__M …
#define ORX_EQU_COMM_MB_CTL_MUX__PRE …
#define ORX_EQU_COMM_MB_OBS_MUX__B …
#define ORX_EQU_COMM_MB_OBS_MUX__W …
#define ORX_EQU_COMM_MB_OBS_MUX__M …
#define ORX_EQU_COMM_MB_OBS_MUX__PRE …
#define ORX_EQU_COMM_INT_REQ__A …
#define ORX_EQU_COMM_INT_REQ__W …
#define ORX_EQU_COMM_INT_REQ__M …
#define ORX_EQU_COMM_INT_REQ__PRE …
#define ORX_EQU_COMM_INT_STA__A …
#define ORX_EQU_COMM_INT_STA__W …
#define ORX_EQU_COMM_INT_STA__M …
#define ORX_EQU_COMM_INT_STA__PRE …
#define ORX_EQU_COMM_INT_STA_FFF_READ__B …
#define ORX_EQU_COMM_INT_STA_FFF_READ__W …
#define ORX_EQU_COMM_INT_STA_FFF_READ__M …
#define ORX_EQU_COMM_INT_STA_FFF_READ__PRE …
#define ORX_EQU_COMM_INT_STA_FBF_READ__B …
#define ORX_EQU_COMM_INT_STA_FBF_READ__W …
#define ORX_EQU_COMM_INT_STA_FBF_READ__M …
#define ORX_EQU_COMM_INT_STA_FBF_READ__PRE …
#define ORX_EQU_COMM_INT_MSK__A …
#define ORX_EQU_COMM_INT_MSK__W …
#define ORX_EQU_COMM_INT_MSK__M …
#define ORX_EQU_COMM_INT_MSK__PRE …
#define ORX_EQU_COMM_INT_MSK_FFF_READ__B …
#define ORX_EQU_COMM_INT_MSK_FFF_READ__W …
#define ORX_EQU_COMM_INT_MSK_FFF_READ__M …
#define ORX_EQU_COMM_INT_MSK_FFF_READ__PRE …
#define ORX_EQU_COMM_INT_MSK_FBF_READ__B …
#define ORX_EQU_COMM_INT_MSK_FBF_READ__W …
#define ORX_EQU_COMM_INT_MSK_FBF_READ__M …
#define ORX_EQU_COMM_INT_MSK_FBF_READ__PRE …
#define ORX_EQU_COMM_INT_STM__A …
#define ORX_EQU_COMM_INT_STM__W …
#define ORX_EQU_COMM_INT_STM__M …
#define ORX_EQU_COMM_INT_STM__PRE …
#define ORX_EQU_COMM_INT_STM_FFF_READ__B …
#define ORX_EQU_COMM_INT_STM_FFF_READ__W …
#define ORX_EQU_COMM_INT_STM_FFF_READ__M …
#define ORX_EQU_COMM_INT_STM_FFF_READ__PRE …
#define ORX_EQU_COMM_INT_STM_FBF_READ__B …
#define ORX_EQU_COMM_INT_STM_FBF_READ__W …
#define ORX_EQU_COMM_INT_STM_FBF_READ__M …
#define ORX_EQU_COMM_INT_STM_FBF_READ__PRE …
#define ORX_EQU_FFF_SCL_W__A …
#define ORX_EQU_FFF_SCL_W__W …
#define ORX_EQU_FFF_SCL_W__M …
#define ORX_EQU_FFF_SCL_W__PRE …
#define ORX_EQU_FFF_SCL_W_SCALE_GAIN_1 …
#define ORX_EQU_FFF_SCL_W_SCALE_GAIN_2 …
#define ORX_EQU_FFF_UPD_W__A …
#define ORX_EQU_FFF_UPD_W__W …
#define ORX_EQU_FFF_UPD_W__M …
#define ORX_EQU_FFF_UPD_W__PRE …
#define ORX_EQU_FFF_UPD_W_NO_UPDATE …
#define ORX_EQU_FFF_UPD_W_LMS_UPDATE …
#define ORX_EQU_FFF_STP_W__A …
#define ORX_EQU_FFF_STP_W__W …
#define ORX_EQU_FFF_STP_W__M …
#define ORX_EQU_FFF_STP_W__PRE …
#define ORX_EQU_FFF_LEA_W__A …
#define ORX_EQU_FFF_LEA_W__W …
#define ORX_EQU_FFF_LEA_W__M …
#define ORX_EQU_FFF_LEA_W__PRE …
#define ORX_EQU_FFF_RWT_W__A …
#define ORX_EQU_FFF_RWT_W__W …
#define ORX_EQU_FFF_RWT_W__M …
#define ORX_EQU_FFF_RWT_W__PRE …
#define ORX_EQU_FFF_C0RE_RW__A …
#define ORX_EQU_FFF_C0RE_RW__W …
#define ORX_EQU_FFF_C0RE_RW__M …
#define ORX_EQU_FFF_C0RE_RW__PRE …
#define ORX_EQU_FFF_C0IM_RW__A …
#define ORX_EQU_FFF_C0IM_RW__W …
#define ORX_EQU_FFF_C0IM_RW__M …
#define ORX_EQU_FFF_C0IM_RW__PRE …
#define ORX_EQU_FFF_C1RE_RW__A …
#define ORX_EQU_FFF_C1RE_RW__W …
#define ORX_EQU_FFF_C1RE_RW__M …
#define ORX_EQU_FFF_C1RE_RW__PRE …
#define ORX_EQU_FFF_C1IM_RW__A …
#define ORX_EQU_FFF_C1IM_RW__W …
#define ORX_EQU_FFF_C1IM_RW__M …
#define ORX_EQU_FFF_C1IM_RW__PRE …
#define ORX_EQU_FFF_C2RE_RW__A …
#define ORX_EQU_FFF_C2RE_RW__W …
#define ORX_EQU_FFF_C2RE_RW__M …
#define ORX_EQU_FFF_C2RE_RW__PRE …
#define ORX_EQU_FFF_C2IM_RW__A …
#define ORX_EQU_FFF_C2IM_RW__W …
#define ORX_EQU_FFF_C2IM_RW__M …
#define ORX_EQU_FFF_C2IM_RW__PRE …
#define ORX_EQU_FFF_C3RE_RW__A …
#define ORX_EQU_FFF_C3RE_RW__W …
#define ORX_EQU_FFF_C3RE_RW__M …
#define ORX_EQU_FFF_C3RE_RW__PRE …
#define ORX_EQU_FFF_C3IM_RW__A …
#define ORX_EQU_FFF_C3IM_RW__W …
#define ORX_EQU_FFF_C3IM_RW__M …
#define ORX_EQU_FFF_C3IM_RW__PRE …
#define ORX_EQU_FFF_C4RE_RW__A …
#define ORX_EQU_FFF_C4RE_RW__W …
#define ORX_EQU_FFF_C4RE_RW__M …
#define ORX_EQU_FFF_C4RE_RW__PRE …
#define ORX_EQU_FFF_C4IM_RW__A …
#define ORX_EQU_FFF_C4IM_RW__W …
#define ORX_EQU_FFF_C4IM_RW__M …
#define ORX_EQU_FFF_C4IM_RW__PRE …
#define ORX_EQU_FFF_C5RE_RW__A …
#define ORX_EQU_FFF_C5RE_RW__W …
#define ORX_EQU_FFF_C5RE_RW__M …
#define ORX_EQU_FFF_C5RE_RW__PRE …
#define ORX_EQU_FFF_C5IM_RW__A …
#define ORX_EQU_FFF_C5IM_RW__W …
#define ORX_EQU_FFF_C5IM_RW__M …
#define ORX_EQU_FFF_C5IM_RW__PRE …
#define ORX_EQU_FFF_C6RE_RW__A …
#define ORX_EQU_FFF_C6RE_RW__W …
#define ORX_EQU_FFF_C6RE_RW__M …
#define ORX_EQU_FFF_C6RE_RW__PRE …
#define ORX_EQU_FFF_C6IM_RW__A …
#define ORX_EQU_FFF_C6IM_RW__W …
#define ORX_EQU_FFF_C6IM_RW__M …
#define ORX_EQU_FFF_C6IM_RW__PRE …
#define ORX_EQU_FFF_C7RE_RW__A …
#define ORX_EQU_FFF_C7RE_RW__W …
#define ORX_EQU_FFF_C7RE_RW__M …
#define ORX_EQU_FFF_C7RE_RW__PRE …
#define ORX_EQU_FFF_C7IM_RW__A …
#define ORX_EQU_FFF_C7IM_RW__W …
#define ORX_EQU_FFF_C7IM_RW__M …
#define ORX_EQU_FFF_C7IM_RW__PRE …
#define ORX_EQU_FFF_C8RE_RW__A …
#define ORX_EQU_FFF_C8RE_RW__W …
#define ORX_EQU_FFF_C8RE_RW__M …
#define ORX_EQU_FFF_C8RE_RW__PRE …
#define ORX_EQU_FFF_C8IM_RW__A …
#define ORX_EQU_FFF_C8IM_RW__W …
#define ORX_EQU_FFF_C8IM_RW__M …
#define ORX_EQU_FFF_C8IM_RW__PRE …
#define ORX_EQU_FFF_C9RE_RW__A …
#define ORX_EQU_FFF_C9RE_RW__W …
#define ORX_EQU_FFF_C9RE_RW__M …
#define ORX_EQU_FFF_C9RE_RW__PRE …
#define ORX_EQU_FFF_C9IM_RW__A …
#define ORX_EQU_FFF_C9IM_RW__W …
#define ORX_EQU_FFF_C9IM_RW__M …
#define ORX_EQU_FFF_C9IM_RW__PRE …
#define ORX_EQU_FFF_C10RE_RW__A …
#define ORX_EQU_FFF_C10RE_RW__W …
#define ORX_EQU_FFF_C10RE_RW__M …
#define ORX_EQU_FFF_C10RE_RW__PRE …
#define ORX_EQU_FFF_C10IM_RW__A …
#define ORX_EQU_FFF_C10IM_RW__W …
#define ORX_EQU_FFF_C10IM_RW__M …
#define ORX_EQU_FFF_C10IM_RW__PRE …
#define ORX_EQU_MXB_SEL_W__A …
#define ORX_EQU_MXB_SEL_W__W …
#define ORX_EQU_MXB_SEL_W__M …
#define ORX_EQU_MXB_SEL_W__PRE …
#define ORX_EQU_MXB_SEL_W_UNDECIDED_SYMBOLS …
#define ORX_EQU_MXB_SEL_W_DECIDED_SYMBOLS …
#define ORX_EQU_FBF_UPD_W__A …
#define ORX_EQU_FBF_UPD_W__W …
#define ORX_EQU_FBF_UPD_W__M …
#define ORX_EQU_FBF_UPD_W__PRE …
#define ORX_EQU_FBF_UPD_W_NO_UPDATE …
#define ORX_EQU_FBF_UPD_W_LMS_UPDATE …
#define ORX_EQU_FBF_STP_W__A …
#define ORX_EQU_FBF_STP_W__W …
#define ORX_EQU_FBF_STP_W__M …
#define ORX_EQU_FBF_STP_W__PRE …
#define ORX_EQU_FBF_LEA_W__A …
#define ORX_EQU_FBF_LEA_W__W …
#define ORX_EQU_FBF_LEA_W__M …
#define ORX_EQU_FBF_LEA_W__PRE …
#define ORX_EQU_FBF_RWT_W__A …
#define ORX_EQU_FBF_RWT_W__W …
#define ORX_EQU_FBF_RWT_W__M …
#define ORX_EQU_FBF_RWT_W__PRE …
#define ORX_EQU_FBF_C0RE_RW__A …
#define ORX_EQU_FBF_C0RE_RW__W …
#define ORX_EQU_FBF_C0RE_RW__M …
#define ORX_EQU_FBF_C0RE_RW__PRE …
#define ORX_EQU_FBF_C0IM_RW__A …
#define ORX_EQU_FBF_C0IM_RW__W …
#define ORX_EQU_FBF_C0IM_RW__M …
#define ORX_EQU_FBF_C0IM_RW__PRE …
#define ORX_EQU_FBF_C1RE_RW__A …
#define ORX_EQU_FBF_C1RE_RW__W …
#define ORX_EQU_FBF_C1RE_RW__M …
#define ORX_EQU_FBF_C1RE_RW__PRE …
#define ORX_EQU_FBF_C1IM_RW__A …
#define ORX_EQU_FBF_C1IM_RW__W …
#define ORX_EQU_FBF_C1IM_RW__M …
#define ORX_EQU_FBF_C1IM_RW__PRE …
#define ORX_EQU_FBF_C2RE_RW__A …
#define ORX_EQU_FBF_C2RE_RW__W …
#define ORX_EQU_FBF_C2RE_RW__M …
#define ORX_EQU_FBF_C2RE_RW__PRE …
#define ORX_EQU_FBF_C2IM_RW__A …
#define ORX_EQU_FBF_C2IM_RW__W …
#define ORX_EQU_FBF_C2IM_RW__M …
#define ORX_EQU_FBF_C2IM_RW__PRE …
#define ORX_EQU_FBF_C3RE_RW__A …
#define ORX_EQU_FBF_C3RE_RW__W …
#define ORX_EQU_FBF_C3RE_RW__M …
#define ORX_EQU_FBF_C3RE_RW__PRE …
#define ORX_EQU_FBF_C3IM_RW__A …
#define ORX_EQU_FBF_C3IM_RW__W …
#define ORX_EQU_FBF_C3IM_RW__M …
#define ORX_EQU_FBF_C3IM_RW__PRE …
#define ORX_EQU_FBF_C4RE_RW__A …
#define ORX_EQU_FBF_C4RE_RW__W …
#define ORX_EQU_FBF_C4RE_RW__M …
#define ORX_EQU_FBF_C4RE_RW__PRE …
#define ORX_EQU_FBF_C4IM_RW__A …
#define ORX_EQU_FBF_C4IM_RW__W …
#define ORX_EQU_FBF_C4IM_RW__M …
#define ORX_EQU_FBF_C4IM_RW__PRE …
#define ORX_EQU_FBF_C5RE_RW__A …
#define ORX_EQU_FBF_C5RE_RW__W …
#define ORX_EQU_FBF_C5RE_RW__M …
#define ORX_EQU_FBF_C5RE_RW__PRE …
#define ORX_EQU_FBF_C5IM_RW__A …
#define ORX_EQU_FBF_C5IM_RW__W …
#define ORX_EQU_FBF_C5IM_RW__M …
#define ORX_EQU_FBF_C5IM_RW__PRE …
#define ORX_EQU_ERR_SEL_W__A …
#define ORX_EQU_ERR_SEL_W__W …
#define ORX_EQU_ERR_SEL_W__M …
#define ORX_EQU_ERR_SEL_W__PRE …
#define ORX_EQU_ERR_SEL_W_CMA_ERROR …
#define ORX_EQU_ERR_SEL_W_DDA_ERROR …
#define ORX_EQU_ERR_TIS_W__A …
#define ORX_EQU_ERR_TIS_W__W …
#define ORX_EQU_ERR_TIS_W__M …
#define ORX_EQU_ERR_TIS_W__PRE …
#define ORX_EQU_ERR_TIS_W_CMA_SIGNALS …
#define ORX_EQU_ERR_TIS_W_DDA_SIGNALS …
#define ORX_EQU_ERR_EDI_R__A …
#define ORX_EQU_ERR_EDI_R__W …
#define ORX_EQU_ERR_EDI_R__M …
#define ORX_EQU_ERR_EDI_R__PRE …
#define ORX_EQU_ERR_EDQ_R__A …
#define ORX_EQU_ERR_EDQ_R__W …
#define ORX_EQU_ERR_EDQ_R__M …
#define ORX_EQU_ERR_EDQ_R__PRE …
#define ORX_EQU_ERR_ECI_R__A …
#define ORX_EQU_ERR_ECI_R__W …
#define ORX_EQU_ERR_ECI_R__M …
#define ORX_EQU_ERR_ECI_R__PRE …
#define ORX_EQU_ERR_ECQ_R__A …
#define ORX_EQU_ERR_ECQ_R__W …
#define ORX_EQU_ERR_ECQ_R__M …
#define ORX_EQU_ERR_ECQ_R__PRE …
#define ORX_EQU_MER_MER_R__A …
#define ORX_EQU_MER_MER_R__W …
#define ORX_EQU_MER_MER_R__M …
#define ORX_EQU_MER_MER_R__PRE …
#define ORX_EQU_MER_LDT_W__A …
#define ORX_EQU_MER_LDT_W__W …
#define ORX_EQU_MER_LDT_W__M …
#define ORX_EQU_MER_LDT_W__PRE …
#define ORX_EQU_SYN_LEN_W__A …
#define ORX_EQU_SYN_LEN_W__W …
#define ORX_EQU_SYN_LEN_W__M …
#define ORX_EQU_SYN_LEN_W__PRE …
#define ORX_DDC_COMM_EXEC__A …
#define ORX_DDC_COMM_EXEC__W …
#define ORX_DDC_COMM_EXEC__M …
#define ORX_DDC_COMM_EXEC__PRE …
#define ORX_DDC_COMM_EXEC_STOP …
#define ORX_DDC_COMM_EXEC_ACTIVE …
#define ORX_DDC_COMM_EXEC_HOLD …
#define ORX_DDC_COMM_MB__A …
#define ORX_DDC_COMM_MB__W …
#define ORX_DDC_COMM_MB__M …
#define ORX_DDC_COMM_MB__PRE …
#define ORX_DDC_COMM_MB_CTL__B …
#define ORX_DDC_COMM_MB_CTL__W …
#define ORX_DDC_COMM_MB_CTL__M …
#define ORX_DDC_COMM_MB_CTL__PRE …
#define ORX_DDC_COMM_MB_CTL_OFF …
#define ORX_DDC_COMM_MB_CTL_ON …
#define ORX_DDC_COMM_MB_OBS__B …
#define ORX_DDC_COMM_MB_OBS__W …
#define ORX_DDC_COMM_MB_OBS__M …
#define ORX_DDC_COMM_MB_OBS__PRE …
#define ORX_DDC_COMM_MB_OBS_OFF …
#define ORX_DDC_COMM_MB_OBS_ON …
#define ORX_DDC_COMM_MB_CTL_MUX__B …
#define ORX_DDC_COMM_MB_CTL_MUX__W …
#define ORX_DDC_COMM_MB_CTL_MUX__M …
#define ORX_DDC_COMM_MB_CTL_MUX__PRE …
#define ORX_DDC_COMM_MB_OBS_MUX__B …
#define ORX_DDC_COMM_MB_OBS_MUX__W …
#define ORX_DDC_COMM_MB_OBS_MUX__M …
#define ORX_DDC_COMM_MB_OBS_MUX__PRE …
#define ORX_DDC_COMM_INT_REQ__A …
#define ORX_DDC_COMM_INT_REQ__W …
#define ORX_DDC_COMM_INT_REQ__M …
#define ORX_DDC_COMM_INT_REQ__PRE …
#define ORX_DDC_COMM_INT_STA__A …
#define ORX_DDC_COMM_INT_STA__W …
#define ORX_DDC_COMM_INT_STA__M …
#define ORX_DDC_COMM_INT_STA__PRE …
#define ORX_DDC_COMM_INT_MSK__A …
#define ORX_DDC_COMM_INT_MSK__W …
#define ORX_DDC_COMM_INT_MSK__M …
#define ORX_DDC_COMM_INT_MSK__PRE …
#define ORX_DDC_COMM_INT_STM__A …
#define ORX_DDC_COMM_INT_STM__W …
#define ORX_DDC_COMM_INT_STM__M …
#define ORX_DDC_COMM_INT_STM__PRE …
#define ORX_DDC_DEC_MAP_W__A …
#define ORX_DDC_DEC_MAP_W__W …
#define ORX_DDC_DEC_MAP_W__M …
#define ORX_DDC_DEC_MAP_W__PRE …
#define ORX_DDC_DEC_MAP_W_QUADR0__B …
#define ORX_DDC_DEC_MAP_W_QUADR0__W …
#define ORX_DDC_DEC_MAP_W_QUADR0__M …
#define ORX_DDC_DEC_MAP_W_QUADR0__PRE …
#define ORX_DDC_DEC_MAP_W_QUADR0_ROTATE_DEFAULT …
#define ORX_DDC_DEC_MAP_W_QUADR0_ROTATE_ALTERNATE …
#define ORX_DDC_DEC_MAP_W_QUADR1__B …
#define ORX_DDC_DEC_MAP_W_QUADR1__W …
#define ORX_DDC_DEC_MAP_W_QUADR1__M …
#define ORX_DDC_DEC_MAP_W_QUADR1__PRE …
#define ORX_DDC_DEC_MAP_W_QUADR1_ROTATE_DEFAULT …
#define ORX_DDC_DEC_MAP_W_QUADR1_ROTATE_ALTERNATE …
#define ORX_DDC_DEC_MAP_W_QUADR2__B …
#define ORX_DDC_DEC_MAP_W_QUADR2__W …
#define ORX_DDC_DEC_MAP_W_QUADR2__M …
#define ORX_DDC_DEC_MAP_W_QUADR2__PRE …
#define ORX_DDC_DEC_MAP_W_QUADR2_ROTATE_DEFAULT …
#define ORX_DDC_DEC_MAP_W_QUADR2_ROTATE_ALTERNATE …
#define ORX_DDC_DEC_MAP_W_QUADR3__B …
#define ORX_DDC_DEC_MAP_W_QUADR3__W …
#define ORX_DDC_DEC_MAP_W_QUADR3__M …
#define ORX_DDC_DEC_MAP_W_QUADR3__PRE …
#define ORX_DDC_DEC_MAP_W_QUADR3_ROTATE_DEFAULT …
#define ORX_DDC_DEC_MAP_W_QUADR3_ROTATE_ALTERNATE …
#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__B …
#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__W …
#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__M …
#define ORX_DDC_DEC_MAP_W_DIFF_DECOD__PRE …
#define ORX_DDC_DEC_MAP_W_DIFF_DECOD_COHERENT_DECODING …
#define ORX_DDC_DEC_MAP_W_DIFF_DECOD_DIFF_DECODING …
#define ORX_DDC_OFO_SET_W__A …
#define ORX_DDC_OFO_SET_W__W …
#define ORX_DDC_OFO_SET_W__M …
#define ORX_DDC_OFO_SET_W__PRE …
#define ORX_DDC_OFO_SET_W_PHASE__B …
#define ORX_DDC_OFO_SET_W_PHASE__W …
#define ORX_DDC_OFO_SET_W_PHASE__M …
#define ORX_DDC_OFO_SET_W_PHASE__PRE …
#define ORX_DDC_OFO_SET_W_CRXHITIME__B …
#define ORX_DDC_OFO_SET_W_CRXHITIME__W …
#define ORX_DDC_OFO_SET_W_CRXHITIME__M …
#define ORX_DDC_OFO_SET_W_CRXHITIME__PRE …
#define ORX_DDC_OFO_SET_W_CRXINV__B …
#define ORX_DDC_OFO_SET_W_CRXINV__W …
#define ORX_DDC_OFO_SET_W_CRXINV__M …
#define ORX_DDC_OFO_SET_W_CRXINV__PRE …
#define ORX_DDC_OFO_SET_W_DISABLE__B …
#define ORX_DDC_OFO_SET_W_DISABLE__W …
#define ORX_DDC_OFO_SET_W_DISABLE__M …
#define ORX_DDC_OFO_SET_W_DISABLE__PRE …
#define ORX_CON_COMM_EXEC__A …
#define ORX_CON_COMM_EXEC__W …
#define ORX_CON_COMM_EXEC__M …
#define ORX_CON_COMM_EXEC__PRE …
#define ORX_CON_COMM_EXEC_STOP …
#define ORX_CON_COMM_EXEC_ACTIVE …
#define ORX_CON_COMM_EXEC_HOLD …
#define ORX_CON_LDT_W__A …
#define ORX_CON_LDT_W__W …
#define ORX_CON_LDT_W__M …
#define ORX_CON_LDT_W__PRE …
#define ORX_CON_LDT_W_CON_LDT_W__B …
#define ORX_CON_LDT_W_CON_LDT_W__W …
#define ORX_CON_LDT_W_CON_LDT_W__M …
#define ORX_CON_LDT_W_CON_LDT_W__PRE …
#define ORX_CON_RST_W__A …
#define ORX_CON_RST_W__W …
#define ORX_CON_RST_W__M …
#define ORX_CON_RST_W__PRE …
#define ORX_CON_RST_W_CPH__B …
#define ORX_CON_RST_W_CPH__W …
#define ORX_CON_RST_W_CPH__M …
#define ORX_CON_RST_W_CPH__PRE …
#define ORX_CON_RST_W_CTI__B …
#define ORX_CON_RST_W_CTI__W …
#define ORX_CON_RST_W_CTI__M …
#define ORX_CON_RST_W_CTI__PRE …
#define ORX_CON_RST_W_KRN__B …
#define ORX_CON_RST_W_KRN__W …
#define ORX_CON_RST_W_KRN__M …
#define ORX_CON_RST_W_KRN__PRE …
#define ORX_CON_RST_W_KRP__B …
#define ORX_CON_RST_W_KRP__W …
#define ORX_CON_RST_W_KRP__M …
#define ORX_CON_RST_W_KRP__PRE …
#define ORX_CON_CPH_PHI_R__A …
#define ORX_CON_CPH_PHI_R__W …
#define ORX_CON_CPH_PHI_R__M …
#define ORX_CON_CPH_PHI_R__PRE …
#define ORX_CON_CPH_FRQ_R__A …
#define ORX_CON_CPH_FRQ_R__W …
#define ORX_CON_CPH_FRQ_R__M …
#define ORX_CON_CPH_FRQ_R__PRE …
#define ORX_CON_CPH_AMP_R__A …
#define ORX_CON_CPH_AMP_R__W …
#define ORX_CON_CPH_AMP_R__M …
#define ORX_CON_CPH_AMP_R__PRE …
#define ORX_CON_CPH_KDF_W__A …
#define ORX_CON_CPH_KDF_W__W …
#define ORX_CON_CPH_KDF_W__M …
#define ORX_CON_CPH_KDF_W__PRE …
#define ORX_CON_CPH_KPF_W__A …
#define ORX_CON_CPH_KPF_W__W …
#define ORX_CON_CPH_KPF_W__M …
#define ORX_CON_CPH_KPF_W__PRE …
#define ORX_CON_CPH_KIF_W__A …
#define ORX_CON_CPH_KIF_W__W …
#define ORX_CON_CPH_KIF_W__M …
#define ORX_CON_CPH_KIF_W__PRE …
#define ORX_CON_CPH_APT_W__A …
#define ORX_CON_CPH_APT_W__W …
#define ORX_CON_CPH_APT_W__M …
#define ORX_CON_CPH_APT_W__PRE …
#define ORX_CON_CPH_APT_W_PTH__B …
#define ORX_CON_CPH_APT_W_PTH__W …
#define ORX_CON_CPH_APT_W_PTH__M …
#define ORX_CON_CPH_APT_W_PTH__PRE …
#define ORX_CON_CPH_APT_W_ATH__B …
#define ORX_CON_CPH_APT_W_ATH__W …
#define ORX_CON_CPH_APT_W_ATH__M …
#define ORX_CON_CPH_APT_W_ATH__PRE …
#define ORX_CON_CPH_WLC_W__A …
#define ORX_CON_CPH_WLC_W__W …
#define ORX_CON_CPH_WLC_W__M …
#define ORX_CON_CPH_WLC_W__PRE …
#define ORX_CON_CPH_WLC_W_LATC__B …
#define ORX_CON_CPH_WLC_W_LATC__W …
#define ORX_CON_CPH_WLC_W_LATC__M …
#define ORX_CON_CPH_WLC_W_LATC__PRE …
#define ORX_CON_CPH_WLC_W_WLIM__B …
#define ORX_CON_CPH_WLC_W_WLIM__W …
#define ORX_CON_CPH_WLC_W_WLIM__M …
#define ORX_CON_CPH_WLC_W_WLIM__PRE …
#define ORX_CON_CPH_DLY_W__A …
#define ORX_CON_CPH_DLY_W__W …
#define ORX_CON_CPH_DLY_W__M …
#define ORX_CON_CPH_DLY_W__PRE …
#define ORX_CON_CPH_TCL_W__A …
#define ORX_CON_CPH_TCL_W__W …
#define ORX_CON_CPH_TCL_W__M …
#define ORX_CON_CPH_TCL_W__PRE …
#define ORX_CON_KRP_AMP_R__A …
#define ORX_CON_KRP_AMP_R__W …
#define ORX_CON_KRP_AMP_R__M …
#define ORX_CON_KRP_AMP_R__PRE …
#define ORX_CON_KRN_AMP_R__A …
#define ORX_CON_KRN_AMP_R__W …
#define ORX_CON_KRN_AMP_R__M …
#define ORX_CON_KRN_AMP_R__PRE …
#define ORX_CON_CTI_DTI_R__A …
#define ORX_CON_CTI_DTI_R__W …
#define ORX_CON_CTI_DTI_R__M …
#define ORX_CON_CTI_DTI_R__PRE …
#define ORX_CON_CTI_KDT_W__A …
#define ORX_CON_CTI_KDT_W__W …
#define ORX_CON_CTI_KDT_W__M …
#define ORX_CON_CTI_KDT_W__PRE …
#define ORX_CON_CTI_KPT_W__A …
#define ORX_CON_CTI_KPT_W__W …
#define ORX_CON_CTI_KPT_W__M …
#define ORX_CON_CTI_KPT_W__PRE …
#define ORX_CON_CTI_KIT_W__A …
#define ORX_CON_CTI_KIT_W__W …
#define ORX_CON_CTI_KIT_W__M …
#define ORX_CON_CTI_KIT_W__PRE …
#define ORX_CON_CTI_TAT_W__A …
#define ORX_CON_CTI_TAT_W__W …
#define ORX_CON_CTI_TAT_W__M …
#define ORX_CON_CTI_TAT_W__PRE …
#define ORX_NSU_COMM_EXEC__A …
#define ORX_NSU_COMM_EXEC__W …
#define ORX_NSU_COMM_EXEC__M …
#define ORX_NSU_COMM_EXEC__PRE …
#define ORX_NSU_COMM_EXEC_STOP …
#define ORX_NSU_COMM_EXEC_ACTIVE …
#define ORX_NSU_COMM_EXEC_HOLD …
#define ORX_NSU_AOX_STDBY_W__A …
#define ORX_NSU_AOX_STDBY_W__W …
#define ORX_NSU_AOX_STDBY_W__M …
#define ORX_NSU_AOX_STDBY_W__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYADC__B …
#define ORX_NSU_AOX_STDBY_W_STDBYADC__W …
#define ORX_NSU_AOX_STDBY_W_STDBYADC__M …
#define ORX_NSU_AOX_STDBY_W_STDBYADC__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYADC_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYADC_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYADC_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYADC_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP__B …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP__W …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP__M …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYAMP_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__B …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__W …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__M …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYBIAS_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL__B …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL__W …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL__M …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYPLL_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYPD__B …
#define ORX_NSU_AOX_STDBY_W_STDBYPD__W …
#define ORX_NSU_AOX_STDBY_W_STDBYPD__M …
#define ORX_NSU_AOX_STDBY_W_STDBYPD__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYPD_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYPD_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYPD_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYPD_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__B …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__W …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__M …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_IF_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__B …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__W …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__M …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYTAGC_RF_A2_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT__B …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT__W …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT__M …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT__PRE …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A1_ON …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A1_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A2_OFF …
#define ORX_NSU_AOX_STDBY_W_STDBYFLT_A2_ON …
#define ORX_NSU_AOX_LOFRQ_W__A …
#define ORX_NSU_AOX_LOFRQ_W__W …
#define ORX_NSU_AOX_LOFRQ_W__M …
#define ORX_NSU_AOX_LOFRQ_W__PRE …
#define ORX_NSU_AOX_LOMDE_W__A …
#define ORX_NSU_AOX_LOMDE_W__W …
#define ORX_NSU_AOX_LOMDE_W__M …
#define ORX_NSU_AOX_LOMDE_W__PRE …
#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__B …
#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__W …
#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__M …
#define ORX_NSU_AOX_LOMDE_W_AOX_LOFRQ_EXT__PRE …
#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__B …
#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__W …
#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__M …
#define ORX_NSU_AOX_LOMDE_W_RESET_VCO__PRE …
#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__B …
#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__W …
#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__M …
#define ORX_NSU_AOX_LOMDE_W_PLL_DIV__PRE …
#define ORX_NSU_AOX_LOPOW_W__A …
#define ORX_NSU_AOX_LOPOW_W__W …
#define ORX_NSU_AOX_LOPOW_W__M …
#define ORX_NSU_AOX_LOPOW_W__PRE …
#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS0DB …
#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS5DB …
#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS10DB …
#define ORX_NSU_AOX_LOPOW_W_POWER_MINUS15DB …
#define ORX_NSU_AOX_STHR_W__A …
#define ORX_NSU_AOX_STHR_W__W …
#define ORX_NSU_AOX_STHR_W__M …
#define ORX_NSU_AOX_STHR_W__PRE …
#define ORX_NSU_TUN_RFGAIN_W__A …
#define ORX_NSU_TUN_RFGAIN_W__W …
#define ORX_NSU_TUN_RFGAIN_W__M …
#define ORX_NSU_TUN_RFGAIN_W__PRE …
#define ORX_NSU_TUN_IFGAIN_W__A …
#define ORX_NSU_TUN_IFGAIN_W__W …
#define ORX_NSU_TUN_IFGAIN_W__M …
#define ORX_NSU_TUN_IFGAIN_W__PRE …
#define ORX_NSU_TUN_BPF_W__A …
#define ORX_NSU_TUN_BPF_W__W …
#define ORX_NSU_TUN_BPF_W__M …
#define ORX_NSU_TUN_BPF_W__PRE …
#define ORX_NSU_NSS_BITSWAP_W__A …
#define ORX_NSU_NSS_BITSWAP_W__W …
#define ORX_NSU_NSS_BITSWAP_W__M …
#define ORX_NSU_NSS_BITSWAP_W__PRE …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__B …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__W …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__M …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS0_RF__PRE …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__B …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__W …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__M …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS1_IF__PRE …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__B …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__W …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__M …
#define ORX_NSU_NSS_BITSWAP_W_BITSWAP_NS2_BP__PRE …
#define ORX_TST_COMM_EXEC__A …
#define ORX_TST_COMM_EXEC__W …
#define ORX_TST_COMM_EXEC__M …
#define ORX_TST_COMM_EXEC__PRE …
#define ORX_TST_COMM_EXEC_STOP …
#define ORX_TST_COMM_EXEC_ACTIVE …
#define ORX_TST_COMM_EXEC_HOLD …
#define ORX_TST_AOX_TST_W__A …
#define ORX_TST_AOX_TST_W__W …
#define ORX_TST_AOX_TST_W__M …
#define ORX_TST_AOX_TST_W__PRE …
#define QAM_COMM_EXEC__A …
#define QAM_COMM_EXEC__W …
#define QAM_COMM_EXEC__M …
#define QAM_COMM_EXEC__PRE …
#define QAM_COMM_EXEC_STOP …
#define QAM_COMM_EXEC_ACTIVE …
#define QAM_COMM_EXEC_HOLD …
#define QAM_COMM_MB__A …
#define QAM_COMM_MB__W …
#define QAM_COMM_MB__M …
#define QAM_COMM_MB__PRE …
#define QAM_COMM_INT_REQ__A …
#define QAM_COMM_INT_REQ__W …
#define QAM_COMM_INT_REQ__M …
#define QAM_COMM_INT_REQ__PRE …
#define QAM_COMM_INT_REQ_SL_REQ__B …
#define QAM_COMM_INT_REQ_SL_REQ__W …
#define QAM_COMM_INT_REQ_SL_REQ__M …
#define QAM_COMM_INT_REQ_SL_REQ__PRE …
#define QAM_COMM_INT_REQ_LC_REQ__B …
#define QAM_COMM_INT_REQ_LC_REQ__W …
#define QAM_COMM_INT_REQ_LC_REQ__M …
#define QAM_COMM_INT_REQ_LC_REQ__PRE …
#define QAM_COMM_INT_REQ_VD_REQ__B …
#define QAM_COMM_INT_REQ_VD_REQ__W …
#define QAM_COMM_INT_REQ_VD_REQ__M …
#define QAM_COMM_INT_REQ_VD_REQ__PRE …
#define QAM_COMM_INT_REQ_SY_REQ__B …
#define QAM_COMM_INT_REQ_SY_REQ__W …
#define QAM_COMM_INT_REQ_SY_REQ__M …
#define QAM_COMM_INT_REQ_SY_REQ__PRE …
#define QAM_COMM_INT_STA__A …
#define QAM_COMM_INT_STA__W …
#define QAM_COMM_INT_STA__M …
#define QAM_COMM_INT_STA__PRE …
#define QAM_COMM_INT_MSK__A …
#define QAM_COMM_INT_MSK__W …
#define QAM_COMM_INT_MSK__M …
#define QAM_COMM_INT_MSK__PRE …
#define QAM_COMM_INT_STM__A …
#define QAM_COMM_INT_STM__W …
#define QAM_COMM_INT_STM__M …
#define QAM_COMM_INT_STM__PRE …
#define QAM_TOP_COMM_EXEC__A …
#define QAM_TOP_COMM_EXEC__W …
#define QAM_TOP_COMM_EXEC__M …
#define QAM_TOP_COMM_EXEC__PRE …
#define QAM_TOP_COMM_EXEC_STOP …
#define QAM_TOP_COMM_EXEC_ACTIVE …
#define QAM_TOP_COMM_EXEC_HOLD …
#define QAM_TOP_ANNEX__A …
#define QAM_TOP_ANNEX__W …
#define QAM_TOP_ANNEX__M …
#define QAM_TOP_ANNEX__PRE …
#define QAM_TOP_ANNEX_A …
#define QAM_TOP_ANNEX_B …
#define QAM_TOP_ANNEX_C …
#define QAM_TOP_ANNEX_D …
#define QAM_TOP_CONSTELLATION__A …
#define QAM_TOP_CONSTELLATION__W …
#define QAM_TOP_CONSTELLATION__M …
#define QAM_TOP_CONSTELLATION__PRE …
#define QAM_TOP_CONSTELLATION_NONE …
#define QAM_TOP_CONSTELLATION_QPSK …
#define QAM_TOP_CONSTELLATION_QAM8 …
#define QAM_TOP_CONSTELLATION_QAM16 …
#define QAM_TOP_CONSTELLATION_QAM32 …
#define QAM_TOP_CONSTELLATION_QAM64 …
#define QAM_TOP_CONSTELLATION_QAM128 …
#define QAM_TOP_CONSTELLATION_QAM256 …
#define QAM_FQ_COMM_EXEC__A …
#define QAM_FQ_COMM_EXEC__W …
#define QAM_FQ_COMM_EXEC__M …
#define QAM_FQ_COMM_EXEC__PRE …
#define QAM_FQ_COMM_EXEC_STOP …
#define QAM_FQ_COMM_EXEC_ACTIVE …
#define QAM_FQ_COMM_EXEC_HOLD …
#define QAM_FQ_MODE__A …
#define QAM_FQ_MODE__W …
#define QAM_FQ_MODE__M …
#define QAM_FQ_MODE__PRE …
#define QAM_FQ_MODE_TAPRESET__B …
#define QAM_FQ_MODE_TAPRESET__W …
#define QAM_FQ_MODE_TAPRESET__M …
#define QAM_FQ_MODE_TAPRESET__PRE …
#define QAM_FQ_MODE_TAPRESET_RST …
#define QAM_FQ_MODE_TAPLMS__B …
#define QAM_FQ_MODE_TAPLMS__W …
#define QAM_FQ_MODE_TAPLMS__M …
#define QAM_FQ_MODE_TAPLMS__PRE …
#define QAM_FQ_MODE_TAPLMS_UPD …
#define QAM_FQ_MODE_TAPDRAIN__B …
#define QAM_FQ_MODE_TAPDRAIN__W …
#define QAM_FQ_MODE_TAPDRAIN__M …
#define QAM_FQ_MODE_TAPDRAIN__PRE …
#define QAM_FQ_MODE_TAPDRAIN_DRAIN …
#define QAM_FQ_MU_FACTOR__A …
#define QAM_FQ_MU_FACTOR__W …
#define QAM_FQ_MU_FACTOR__M …
#define QAM_FQ_MU_FACTOR__PRE …
#define QAM_FQ_LA_FACTOR__A …
#define QAM_FQ_LA_FACTOR__W …
#define QAM_FQ_LA_FACTOR__M …
#define QAM_FQ_LA_FACTOR__PRE …
#define QAM_FQ_CENTTAP_IDX__A …
#define QAM_FQ_CENTTAP_IDX__W …
#define QAM_FQ_CENTTAP_IDX__M …
#define QAM_FQ_CENTTAP_IDX__PRE …
#define QAM_FQ_CENTTAP_IDX_IDX__B …
#define QAM_FQ_CENTTAP_IDX_IDX__W …
#define QAM_FQ_CENTTAP_IDX_IDX__M …
#define QAM_FQ_CENTTAP_IDX_IDX__PRE …
#define QAM_FQ_CENTTAP_VALUE__A …
#define QAM_FQ_CENTTAP_VALUE__W …
#define QAM_FQ_CENTTAP_VALUE__M …
#define QAM_FQ_CENTTAP_VALUE__PRE …
#define QAM_FQ_CENTTAP_VALUE_TAP__B …
#define QAM_FQ_CENTTAP_VALUE_TAP__W …
#define QAM_FQ_CENTTAP_VALUE_TAP__M …
#define QAM_FQ_CENTTAP_VALUE_TAP__PRE …
#define QAM_FQ_TAP_RE_EL0__A …
#define QAM_FQ_TAP_RE_EL0__W …
#define QAM_FQ_TAP_RE_EL0__M …
#define QAM_FQ_TAP_RE_EL0__PRE …
#define QAM_FQ_TAP_RE_EL0_TAP__B …
#define QAM_FQ_TAP_RE_EL0_TAP__W …
#define QAM_FQ_TAP_RE_EL0_TAP__M …
#define QAM_FQ_TAP_RE_EL0_TAP__PRE …
#define QAM_FQ_TAP_IM_EL0__A …
#define QAM_FQ_TAP_IM_EL0__W …
#define QAM_FQ_TAP_IM_EL0__M …
#define QAM_FQ_TAP_IM_EL0__PRE …
#define QAM_FQ_TAP_IM_EL0_TAP__B …
#define QAM_FQ_TAP_IM_EL0_TAP__W …
#define QAM_FQ_TAP_IM_EL0_TAP__M …
#define QAM_FQ_TAP_IM_EL0_TAP__PRE …
#define QAM_FQ_TAP_RE_EL1__A …
#define QAM_FQ_TAP_RE_EL1__W …
#define QAM_FQ_TAP_RE_EL1__M …
#define QAM_FQ_TAP_RE_EL1__PRE …
#define QAM_FQ_TAP_RE_EL1_TAP__B …
#define QAM_FQ_TAP_RE_EL1_TAP__W …
#define QAM_FQ_TAP_RE_EL1_TAP__M …
#define QAM_FQ_TAP_RE_EL1_TAP__PRE …
#define QAM_FQ_TAP_IM_EL1__A …
#define QAM_FQ_TAP_IM_EL1__W …
#define QAM_FQ_TAP_IM_EL1__M …
#define QAM_FQ_TAP_IM_EL1__PRE …
#define QAM_FQ_TAP_IM_EL1_TAP__B …
#define QAM_FQ_TAP_IM_EL1_TAP__W …
#define QAM_FQ_TAP_IM_EL1_TAP__M …
#define QAM_FQ_TAP_IM_EL1_TAP__PRE …
#define QAM_FQ_TAP_RE_EL2__A …
#define QAM_FQ_TAP_RE_EL2__W …
#define QAM_FQ_TAP_RE_EL2__M …
#define QAM_FQ_TAP_RE_EL2__PRE …
#define QAM_FQ_TAP_RE_EL2_TAP__B …
#define QAM_FQ_TAP_RE_EL2_TAP__W …
#define QAM_FQ_TAP_RE_EL2_TAP__M …
#define QAM_FQ_TAP_RE_EL2_TAP__PRE …
#define QAM_FQ_TAP_IM_EL2__A …
#define QAM_FQ_TAP_IM_EL2__W …
#define QAM_FQ_TAP_IM_EL2__M …
#define QAM_FQ_TAP_IM_EL2__PRE …
#define QAM_FQ_TAP_IM_EL2_TAP__B …
#define QAM_FQ_TAP_IM_EL2_TAP__W …
#define QAM_FQ_TAP_IM_EL2_TAP__M …
#define QAM_FQ_TAP_IM_EL2_TAP__PRE …
#define QAM_FQ_TAP_RE_EL3__A …
#define QAM_FQ_TAP_RE_EL3__W …
#define QAM_FQ_TAP_RE_EL3__M …
#define QAM_FQ_TAP_RE_EL3__PRE …
#define QAM_FQ_TAP_RE_EL3_TAP__B …
#define QAM_FQ_TAP_RE_EL3_TAP__W …
#define QAM_FQ_TAP_RE_EL3_TAP__M …
#define QAM_FQ_TAP_RE_EL3_TAP__PRE …
#define QAM_FQ_TAP_IM_EL3__A …
#define QAM_FQ_TAP_IM_EL3__W …
#define QAM_FQ_TAP_IM_EL3__M …
#define QAM_FQ_TAP_IM_EL3__PRE …
#define QAM_FQ_TAP_IM_EL3_TAP__B …
#define QAM_FQ_TAP_IM_EL3_TAP__W …
#define QAM_FQ_TAP_IM_EL3_TAP__M …
#define QAM_FQ_TAP_IM_EL3_TAP__PRE …
#define QAM_FQ_TAP_RE_EL4__A …
#define QAM_FQ_TAP_RE_EL4__W …
#define QAM_FQ_TAP_RE_EL4__M …
#define QAM_FQ_TAP_RE_EL4__PRE …
#define QAM_FQ_TAP_RE_EL4_TAP__B …
#define QAM_FQ_TAP_RE_EL4_TAP__W …
#define QAM_FQ_TAP_RE_EL4_TAP__M …
#define QAM_FQ_TAP_RE_EL4_TAP__PRE …
#define QAM_FQ_TAP_IM_EL4__A …
#define QAM_FQ_TAP_IM_EL4__W …
#define QAM_FQ_TAP_IM_EL4__M …
#define QAM_FQ_TAP_IM_EL4__PRE …
#define QAM_FQ_TAP_IM_EL4_TAP__B …
#define QAM_FQ_TAP_IM_EL4_TAP__W …
#define QAM_FQ_TAP_IM_EL4_TAP__M …
#define QAM_FQ_TAP_IM_EL4_TAP__PRE …
#define QAM_FQ_TAP_RE_EL5__A …
#define QAM_FQ_TAP_RE_EL5__W …
#define QAM_FQ_TAP_RE_EL5__M …
#define QAM_FQ_TAP_RE_EL5__PRE …
#define QAM_FQ_TAP_RE_EL5_TAP__B …
#define QAM_FQ_TAP_RE_EL5_TAP__W …
#define QAM_FQ_TAP_RE_EL5_TAP__M …
#define QAM_FQ_TAP_RE_EL5_TAP__PRE …
#define QAM_FQ_TAP_IM_EL5__A …
#define QAM_FQ_TAP_IM_EL5__W …
#define QAM_FQ_TAP_IM_EL5__M …
#define QAM_FQ_TAP_IM_EL5__PRE …
#define QAM_FQ_TAP_IM_EL5_TAP__B …
#define QAM_FQ_TAP_IM_EL5_TAP__W …
#define QAM_FQ_TAP_IM_EL5_TAP__M …
#define QAM_FQ_TAP_IM_EL5_TAP__PRE …
#define QAM_FQ_TAP_RE_EL6__A …
#define QAM_FQ_TAP_RE_EL6__W …
#define QAM_FQ_TAP_RE_EL6__M …
#define QAM_FQ_TAP_RE_EL6__PRE …
#define QAM_FQ_TAP_RE_EL6_TAP__B …
#define QAM_FQ_TAP_RE_EL6_TAP__W …
#define QAM_FQ_TAP_RE_EL6_TAP__M …
#define QAM_FQ_TAP_RE_EL6_TAP__PRE …
#define QAM_FQ_TAP_IM_EL6__A …
#define QAM_FQ_TAP_IM_EL6__W …
#define QAM_FQ_TAP_IM_EL6__M …
#define QAM_FQ_TAP_IM_EL6__PRE …
#define QAM_FQ_TAP_IM_EL6_TAP__B …
#define QAM_FQ_TAP_IM_EL6_TAP__W …
#define QAM_FQ_TAP_IM_EL6_TAP__M …
#define QAM_FQ_TAP_IM_EL6_TAP__PRE …
#define QAM_FQ_TAP_RE_EL7__A …
#define QAM_FQ_TAP_RE_EL7__W …
#define QAM_FQ_TAP_RE_EL7__M …
#define QAM_FQ_TAP_RE_EL7__PRE …
#define QAM_FQ_TAP_RE_EL7_TAP__B …
#define QAM_FQ_TAP_RE_EL7_TAP__W …
#define QAM_FQ_TAP_RE_EL7_TAP__M …
#define QAM_FQ_TAP_RE_EL7_TAP__PRE …
#define QAM_FQ_TAP_IM_EL7__A …
#define QAM_FQ_TAP_IM_EL7__W …
#define QAM_FQ_TAP_IM_EL7__M …
#define QAM_FQ_TAP_IM_EL7__PRE …
#define QAM_FQ_TAP_IM_EL7_TAP__B …
#define QAM_FQ_TAP_IM_EL7_TAP__W …
#define QAM_FQ_TAP_IM_EL7_TAP__M …
#define QAM_FQ_TAP_IM_EL7_TAP__PRE …
#define QAM_FQ_TAP_RE_EL8__A …
#define QAM_FQ_TAP_RE_EL8__W …
#define QAM_FQ_TAP_RE_EL8__M …
#define QAM_FQ_TAP_RE_EL8__PRE …
#define QAM_FQ_TAP_RE_EL8_TAP__B …
#define QAM_FQ_TAP_RE_EL8_TAP__W …
#define QAM_FQ_TAP_RE_EL8_TAP__M …
#define QAM_FQ_TAP_RE_EL8_TAP__PRE …
#define QAM_FQ_TAP_IM_EL8__A …
#define QAM_FQ_TAP_IM_EL8__W …
#define QAM_FQ_TAP_IM_EL8__M …
#define QAM_FQ_TAP_IM_EL8__PRE …
#define QAM_FQ_TAP_IM_EL8_TAP__B …
#define QAM_FQ_TAP_IM_EL8_TAP__W …
#define QAM_FQ_TAP_IM_EL8_TAP__M …
#define QAM_FQ_TAP_IM_EL8_TAP__PRE …
#define QAM_FQ_TAP_RE_EL9__A …
#define QAM_FQ_TAP_RE_EL9__W …
#define QAM_FQ_TAP_RE_EL9__M …
#define QAM_FQ_TAP_RE_EL9__PRE …
#define QAM_FQ_TAP_RE_EL9_TAP__B …
#define QAM_FQ_TAP_RE_EL9_TAP__W …
#define QAM_FQ_TAP_RE_EL9_TAP__M …
#define QAM_FQ_TAP_RE_EL9_TAP__PRE …
#define QAM_FQ_TAP_IM_EL9__A …
#define QAM_FQ_TAP_IM_EL9__W …
#define QAM_FQ_TAP_IM_EL9__M …
#define QAM_FQ_TAP_IM_EL9__PRE …
#define QAM_FQ_TAP_IM_EL9_TAP__B …
#define QAM_FQ_TAP_IM_EL9_TAP__W …
#define QAM_FQ_TAP_IM_EL9_TAP__M …
#define QAM_FQ_TAP_IM_EL9_TAP__PRE …
#define QAM_FQ_TAP_RE_EL10__A …
#define QAM_FQ_TAP_RE_EL10__W …
#define QAM_FQ_TAP_RE_EL10__M …
#define QAM_FQ_TAP_RE_EL10__PRE …
#define QAM_FQ_TAP_RE_EL10_TAP__B …
#define QAM_FQ_TAP_RE_EL10_TAP__W …
#define QAM_FQ_TAP_RE_EL10_TAP__M …
#define QAM_FQ_TAP_RE_EL10_TAP__PRE …
#define QAM_FQ_TAP_IM_EL10__A …
#define QAM_FQ_TAP_IM_EL10__W …
#define QAM_FQ_TAP_IM_EL10__M …
#define QAM_FQ_TAP_IM_EL10__PRE …
#define QAM_FQ_TAP_IM_EL10_TAP__B …
#define QAM_FQ_TAP_IM_EL10_TAP__W …
#define QAM_FQ_TAP_IM_EL10_TAP__M …
#define QAM_FQ_TAP_IM_EL10_TAP__PRE …
#define QAM_FQ_TAP_RE_EL11__A …
#define QAM_FQ_TAP_RE_EL11__W …
#define QAM_FQ_TAP_RE_EL11__M …
#define QAM_FQ_TAP_RE_EL11__PRE …
#define QAM_FQ_TAP_RE_EL11_TAP__B …
#define QAM_FQ_TAP_RE_EL11_TAP__W …
#define QAM_FQ_TAP_RE_EL11_TAP__M …
#define QAM_FQ_TAP_RE_EL11_TAP__PRE …
#define QAM_FQ_TAP_IM_EL11__A …
#define QAM_FQ_TAP_IM_EL11__W …
#define QAM_FQ_TAP_IM_EL11__M …
#define QAM_FQ_TAP_IM_EL11__PRE …
#define QAM_FQ_TAP_IM_EL11_TAP__B …
#define QAM_FQ_TAP_IM_EL11_TAP__W …
#define QAM_FQ_TAP_IM_EL11_TAP__M …
#define QAM_FQ_TAP_IM_EL11_TAP__PRE …
#define QAM_FQ_TAP_RE_EL12__A …
#define QAM_FQ_TAP_RE_EL12__W …
#define QAM_FQ_TAP_RE_EL12__M …
#define QAM_FQ_TAP_RE_EL12__PRE …
#define QAM_FQ_TAP_RE_EL12_TAP__B …
#define QAM_FQ_TAP_RE_EL12_TAP__W …
#define QAM_FQ_TAP_RE_EL12_TAP__M …
#define QAM_FQ_TAP_RE_EL12_TAP__PRE …
#define QAM_FQ_TAP_IM_EL12__A …
#define QAM_FQ_TAP_IM_EL12__W …
#define QAM_FQ_TAP_IM_EL12__M …
#define QAM_FQ_TAP_IM_EL12__PRE …
#define QAM_FQ_TAP_IM_EL12_TAP__B …
#define QAM_FQ_TAP_IM_EL12_TAP__W …
#define QAM_FQ_TAP_IM_EL12_TAP__M …
#define QAM_FQ_TAP_IM_EL12_TAP__PRE …
#define QAM_FQ_TAP_RE_EL13__A …
#define QAM_FQ_TAP_RE_EL13__W …
#define QAM_FQ_TAP_RE_EL13__M …
#define QAM_FQ_TAP_RE_EL13__PRE …
#define QAM_FQ_TAP_RE_EL13_TAP__B …
#define QAM_FQ_TAP_RE_EL13_TAP__W …
#define QAM_FQ_TAP_RE_EL13_TAP__M …
#define QAM_FQ_TAP_RE_EL13_TAP__PRE …
#define QAM_FQ_TAP_IM_EL13__A …
#define QAM_FQ_TAP_IM_EL13__W …
#define QAM_FQ_TAP_IM_EL13__M …
#define QAM_FQ_TAP_IM_EL13__PRE …
#define QAM_FQ_TAP_IM_EL13_TAP__B …
#define QAM_FQ_TAP_IM_EL13_TAP__W …
#define QAM_FQ_TAP_IM_EL13_TAP__M …
#define QAM_FQ_TAP_IM_EL13_TAP__PRE …
#define QAM_FQ_TAP_RE_EL14__A …
#define QAM_FQ_TAP_RE_EL14__W …
#define QAM_FQ_TAP_RE_EL14__M …
#define QAM_FQ_TAP_RE_EL14__PRE …
#define QAM_FQ_TAP_RE_EL14_TAP__B …
#define QAM_FQ_TAP_RE_EL14_TAP__W …
#define QAM_FQ_TAP_RE_EL14_TAP__M …
#define QAM_FQ_TAP_RE_EL14_TAP__PRE …
#define QAM_FQ_TAP_IM_EL14__A …
#define QAM_FQ_TAP_IM_EL14__W …
#define QAM_FQ_TAP_IM_EL14__M …
#define QAM_FQ_TAP_IM_EL14__PRE …
#define QAM_FQ_TAP_IM_EL14_TAP__B …
#define QAM_FQ_TAP_IM_EL14_TAP__W …
#define QAM_FQ_TAP_IM_EL14_TAP__M …
#define QAM_FQ_TAP_IM_EL14_TAP__PRE …
#define QAM_FQ_TAP_RE_EL15__A …
#define QAM_FQ_TAP_RE_EL15__W …
#define QAM_FQ_TAP_RE_EL15__M …
#define QAM_FQ_TAP_RE_EL15__PRE …
#define QAM_FQ_TAP_RE_EL15_TAP__B …
#define QAM_FQ_TAP_RE_EL15_TAP__W …
#define QAM_FQ_TAP_RE_EL15_TAP__M …
#define QAM_FQ_TAP_RE_EL15_TAP__PRE …
#define QAM_FQ_TAP_IM_EL15__A …
#define QAM_FQ_TAP_IM_EL15__W …
#define QAM_FQ_TAP_IM_EL15__M …
#define QAM_FQ_TAP_IM_EL15__PRE …
#define QAM_FQ_TAP_IM_EL15_TAP__B …
#define QAM_FQ_TAP_IM_EL15_TAP__W …
#define QAM_FQ_TAP_IM_EL15_TAP__M …
#define QAM_FQ_TAP_IM_EL15_TAP__PRE …
#define QAM_FQ_TAP_RE_EL16__A …
#define QAM_FQ_TAP_RE_EL16__W …
#define QAM_FQ_TAP_RE_EL16__M …
#define QAM_FQ_TAP_RE_EL16__PRE …
#define QAM_FQ_TAP_RE_EL16_TAP__B …
#define QAM_FQ_TAP_RE_EL16_TAP__W …
#define QAM_FQ_TAP_RE_EL16_TAP__M …
#define QAM_FQ_TAP_RE_EL16_TAP__PRE …
#define QAM_FQ_TAP_IM_EL16__A …
#define QAM_FQ_TAP_IM_EL16__W …
#define QAM_FQ_TAP_IM_EL16__M …
#define QAM_FQ_TAP_IM_EL16__PRE …
#define QAM_FQ_TAP_IM_EL16_TAP__B …
#define QAM_FQ_TAP_IM_EL16_TAP__W …
#define QAM_FQ_TAP_IM_EL16_TAP__M …
#define QAM_FQ_TAP_IM_EL16_TAP__PRE …
#define QAM_FQ_TAP_RE_EL17__A …
#define QAM_FQ_TAP_RE_EL17__W …
#define QAM_FQ_TAP_RE_EL17__M …
#define QAM_FQ_TAP_RE_EL17__PRE …
#define QAM_FQ_TAP_RE_EL17_TAP__B …
#define QAM_FQ_TAP_RE_EL17_TAP__W …
#define QAM_FQ_TAP_RE_EL17_TAP__M …
#define QAM_FQ_TAP_RE_EL17_TAP__PRE …
#define QAM_FQ_TAP_IM_EL17__A …
#define QAM_FQ_TAP_IM_EL17__W …
#define QAM_FQ_TAP_IM_EL17__M …
#define QAM_FQ_TAP_IM_EL17__PRE …
#define QAM_FQ_TAP_IM_EL17_TAP__B …
#define QAM_FQ_TAP_IM_EL17_TAP__W …
#define QAM_FQ_TAP_IM_EL17_TAP__M …
#define QAM_FQ_TAP_IM_EL17_TAP__PRE …
#define QAM_FQ_TAP_RE_EL18__A …
#define QAM_FQ_TAP_RE_EL18__W …
#define QAM_FQ_TAP_RE_EL18__M …
#define QAM_FQ_TAP_RE_EL18__PRE …
#define QAM_FQ_TAP_RE_EL18_TAP__B …
#define QAM_FQ_TAP_RE_EL18_TAP__W …
#define QAM_FQ_TAP_RE_EL18_TAP__M …
#define QAM_FQ_TAP_RE_EL18_TAP__PRE …
#define QAM_FQ_TAP_IM_EL18__A …
#define QAM_FQ_TAP_IM_EL18__W …
#define QAM_FQ_TAP_IM_EL18__M …
#define QAM_FQ_TAP_IM_EL18__PRE …
#define QAM_FQ_TAP_IM_EL18_TAP__B …
#define QAM_FQ_TAP_IM_EL18_TAP__W …
#define QAM_FQ_TAP_IM_EL18_TAP__M …
#define QAM_FQ_TAP_IM_EL18_TAP__PRE …
#define QAM_FQ_TAP_RE_EL19__A …
#define QAM_FQ_TAP_RE_EL19__W …
#define QAM_FQ_TAP_RE_EL19__M …
#define QAM_FQ_TAP_RE_EL19__PRE …
#define QAM_FQ_TAP_RE_EL19_TAP__B …
#define QAM_FQ_TAP_RE_EL19_TAP__W …
#define QAM_FQ_TAP_RE_EL19_TAP__M …
#define QAM_FQ_TAP_RE_EL19_TAP__PRE …
#define QAM_FQ_TAP_IM_EL19__A …
#define QAM_FQ_TAP_IM_EL19__W …
#define QAM_FQ_TAP_IM_EL19__M …
#define QAM_FQ_TAP_IM_EL19__PRE …
#define QAM_FQ_TAP_IM_EL19_TAP__B …
#define QAM_FQ_TAP_IM_EL19_TAP__W …
#define QAM_FQ_TAP_IM_EL19_TAP__M …
#define QAM_FQ_TAP_IM_EL19_TAP__PRE …
#define QAM_FQ_TAP_RE_EL20__A …
#define QAM_FQ_TAP_RE_EL20__W …
#define QAM_FQ_TAP_RE_EL20__M …
#define QAM_FQ_TAP_RE_EL20__PRE …
#define QAM_FQ_TAP_RE_EL20_TAP__B …
#define QAM_FQ_TAP_RE_EL20_TAP__W …
#define QAM_FQ_TAP_RE_EL20_TAP__M …
#define QAM_FQ_TAP_RE_EL20_TAP__PRE …
#define QAM_FQ_TAP_IM_EL20__A …
#define QAM_FQ_TAP_IM_EL20__W …
#define QAM_FQ_TAP_IM_EL20__M …
#define QAM_FQ_TAP_IM_EL20__PRE …
#define QAM_FQ_TAP_IM_EL20_TAP__B …
#define QAM_FQ_TAP_IM_EL20_TAP__W …
#define QAM_FQ_TAP_IM_EL20_TAP__M …
#define QAM_FQ_TAP_IM_EL20_TAP__PRE …
#define QAM_FQ_TAP_RE_EL21__A …
#define QAM_FQ_TAP_RE_EL21__W …
#define QAM_FQ_TAP_RE_EL21__M …
#define QAM_FQ_TAP_RE_EL21__PRE …
#define QAM_FQ_TAP_RE_EL21_TAP__B …
#define QAM_FQ_TAP_RE_EL21_TAP__W …
#define QAM_FQ_TAP_RE_EL21_TAP__M …
#define QAM_FQ_TAP_RE_EL21_TAP__PRE …
#define QAM_FQ_TAP_IM_EL21__A …
#define QAM_FQ_TAP_IM_EL21__W …
#define QAM_FQ_TAP_IM_EL21__M …
#define QAM_FQ_TAP_IM_EL21__PRE …
#define QAM_FQ_TAP_IM_EL21_TAP__B …
#define QAM_FQ_TAP_IM_EL21_TAP__W …
#define QAM_FQ_TAP_IM_EL21_TAP__M …
#define QAM_FQ_TAP_IM_EL21_TAP__PRE …
#define QAM_FQ_TAP_RE_EL22__A …
#define QAM_FQ_TAP_RE_EL22__W …
#define QAM_FQ_TAP_RE_EL22__M …
#define QAM_FQ_TAP_RE_EL22__PRE …
#define QAM_FQ_TAP_RE_EL22_TAP__B …
#define QAM_FQ_TAP_RE_EL22_TAP__W …
#define QAM_FQ_TAP_RE_EL22_TAP__M …
#define QAM_FQ_TAP_RE_EL22_TAP__PRE …
#define QAM_FQ_TAP_IM_EL22__A …
#define QAM_FQ_TAP_IM_EL22__W …
#define QAM_FQ_TAP_IM_EL22__M …
#define QAM_FQ_TAP_IM_EL22__PRE …
#define QAM_FQ_TAP_IM_EL22_TAP__B …
#define QAM_FQ_TAP_IM_EL22_TAP__W …
#define QAM_FQ_TAP_IM_EL22_TAP__M …
#define QAM_FQ_TAP_IM_EL22_TAP__PRE …
#define QAM_FQ_TAP_RE_EL23__A …
#define QAM_FQ_TAP_RE_EL23__W …
#define QAM_FQ_TAP_RE_EL23__M …
#define QAM_FQ_TAP_RE_EL23__PRE …
#define QAM_FQ_TAP_RE_EL23_TAP__B …
#define QAM_FQ_TAP_RE_EL23_TAP__W …
#define QAM_FQ_TAP_RE_EL23_TAP__M …
#define QAM_FQ_TAP_RE_EL23_TAP__PRE …
#define QAM_FQ_TAP_IM_EL23__A …
#define QAM_FQ_TAP_IM_EL23__W …
#define QAM_FQ_TAP_IM_EL23__M …
#define QAM_FQ_TAP_IM_EL23__PRE …
#define QAM_FQ_TAP_IM_EL23_TAP__B …
#define QAM_FQ_TAP_IM_EL23_TAP__W …
#define QAM_FQ_TAP_IM_EL23_TAP__M …
#define QAM_FQ_TAP_IM_EL23_TAP__PRE …
#define QAM_SL_COMM_EXEC__A …
#define QAM_SL_COMM_EXEC__W …
#define QAM_SL_COMM_EXEC__M …
#define QAM_SL_COMM_EXEC__PRE …
#define QAM_SL_COMM_EXEC_STOP …
#define QAM_SL_COMM_EXEC_ACTIVE …
#define QAM_SL_COMM_EXEC_HOLD …
#define QAM_SL_COMM_MB__A …
#define QAM_SL_COMM_MB__W …
#define QAM_SL_COMM_MB__M …
#define QAM_SL_COMM_MB__PRE …
#define QAM_SL_COMM_MB_CTL__B …
#define QAM_SL_COMM_MB_CTL__W …
#define QAM_SL_COMM_MB_CTL__M …
#define QAM_SL_COMM_MB_CTL__PRE …
#define QAM_SL_COMM_MB_CTL_OFF …
#define QAM_SL_COMM_MB_CTL_ON …
#define QAM_SL_COMM_MB_OBS__B …
#define QAM_SL_COMM_MB_OBS__W …
#define QAM_SL_COMM_MB_OBS__M …
#define QAM_SL_COMM_MB_OBS__PRE …
#define QAM_SL_COMM_MB_OBS_OFF …
#define QAM_SL_COMM_MB_OBS_ON …
#define QAM_SL_COMM_MB_MUX_OBS__B …
#define QAM_SL_COMM_MB_MUX_OBS__W …
#define QAM_SL_COMM_MB_MUX_OBS__M …
#define QAM_SL_COMM_MB_MUX_OBS__PRE …
#define QAM_SL_COMM_MB_MUX_OBS_CONST_CORR …
#define QAM_SL_COMM_MB_MUX_OBS_CONST2LC_O …
#define QAM_SL_COMM_MB_MUX_OBS_CONST2DQ_O …
#define QAM_SL_COMM_MB_MUX_OBS_VDEC_O …
#define QAM_SL_COMM_INT_REQ__A …
#define QAM_SL_COMM_INT_REQ__W …
#define QAM_SL_COMM_INT_REQ__M …
#define QAM_SL_COMM_INT_REQ__PRE …
#define QAM_SL_COMM_INT_STA__A …
#define QAM_SL_COMM_INT_STA__W …
#define QAM_SL_COMM_INT_STA__M …
#define QAM_SL_COMM_INT_STA__PRE …
#define QAM_SL_COMM_INT_STA_MED_ERR_INT__B …
#define QAM_SL_COMM_INT_STA_MED_ERR_INT__W …
#define QAM_SL_COMM_INT_STA_MED_ERR_INT__M …
#define QAM_SL_COMM_INT_STA_MED_ERR_INT__PRE …
#define QAM_SL_COMM_INT_STA_MER_INT__B …
#define QAM_SL_COMM_INT_STA_MER_INT__W …
#define QAM_SL_COMM_INT_STA_MER_INT__M …
#define QAM_SL_COMM_INT_STA_MER_INT__PRE …
#define QAM_SL_COMM_INT_MSK__A …
#define QAM_SL_COMM_INT_MSK__W …
#define QAM_SL_COMM_INT_MSK__M …
#define QAM_SL_COMM_INT_MSK__PRE …
#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__B …
#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__W …
#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__M …
#define QAM_SL_COMM_INT_MSK_MED_ERR_MSK__PRE …
#define QAM_SL_COMM_INT_MSK_MER_MSK__B …
#define QAM_SL_COMM_INT_MSK_MER_MSK__W …
#define QAM_SL_COMM_INT_MSK_MER_MSK__M …
#define QAM_SL_COMM_INT_MSK_MER_MSK__PRE …
#define QAM_SL_COMM_INT_STM__A …
#define QAM_SL_COMM_INT_STM__W …
#define QAM_SL_COMM_INT_STM__M …
#define QAM_SL_COMM_INT_STM__PRE …
#define QAM_SL_COMM_INT_STM_MED_ERR_STM__B …
#define QAM_SL_COMM_INT_STM_MED_ERR_STM__W …
#define QAM_SL_COMM_INT_STM_MED_ERR_STM__M …
#define QAM_SL_COMM_INT_STM_MED_ERR_STM__PRE …
#define QAM_SL_COMM_INT_STM_MER_STM__B …
#define QAM_SL_COMM_INT_STM_MER_STM__W …
#define QAM_SL_COMM_INT_STM_MER_STM__M …
#define QAM_SL_COMM_INT_STM_MER_STM__PRE …
#define QAM_SL_MODE__A …
#define QAM_SL_MODE__W …
#define QAM_SL_MODE__M …
#define QAM_SL_MODE__PRE …
#define QAM_SL_MODE_SLICER4LC__B …
#define QAM_SL_MODE_SLICER4LC__W …
#define QAM_SL_MODE_SLICER4LC__M …
#define QAM_SL_MODE_SLICER4LC__PRE …
#define QAM_SL_MODE_SLICER4LC_RECT …
#define QAM_SL_MODE_SLICER4LC_ONET …
#define QAM_SL_MODE_SLICER4LC_RAD …
#define QAM_SL_MODE_SLICER4DQ__B …
#define QAM_SL_MODE_SLICER4DQ__W …
#define QAM_SL_MODE_SLICER4DQ__M …
#define QAM_SL_MODE_SLICER4DQ__PRE …
#define QAM_SL_MODE_SLICER4DQ_RECT …
#define QAM_SL_MODE_SLICER4DQ_ONET …
#define QAM_SL_MODE_SLICER4DQ_RAD …
#define QAM_SL_MODE_SLICER4VD__B …
#define QAM_SL_MODE_SLICER4VD__W …
#define QAM_SL_MODE_SLICER4VD__M …
#define QAM_SL_MODE_SLICER4VD__PRE …
#define QAM_SL_MODE_SLICER4VD_RECT …
#define QAM_SL_MODE_SLICER4VD_ONET …
#define QAM_SL_MODE_SLICER4VD_RAD …
#define QAM_SL_MODE_ROT_DIS__B …
#define QAM_SL_MODE_ROT_DIS__W …
#define QAM_SL_MODE_ROT_DIS__M …
#define QAM_SL_MODE_ROT_DIS__PRE …
#define QAM_SL_MODE_DQROT_DIS__B …
#define QAM_SL_MODE_DQROT_DIS__W …
#define QAM_SL_MODE_DQROT_DIS__M …
#define QAM_SL_MODE_DQROT_DIS__PRE …
#define QAM_SL_MODE_DFE_DIS__B …
#define QAM_SL_MODE_DFE_DIS__W …
#define QAM_SL_MODE_DFE_DIS__M …
#define QAM_SL_MODE_DFE_DIS__PRE …
#define QAM_SL_MODE_RADIUS_MIX__B …
#define QAM_SL_MODE_RADIUS_MIX__W …
#define QAM_SL_MODE_RADIUS_MIX__M …
#define QAM_SL_MODE_RADIUS_MIX__PRE …
#define QAM_SL_MODE_TILT_COMP__B …
#define QAM_SL_MODE_TILT_COMP__W …
#define QAM_SL_MODE_TILT_COMP__M …
#define QAM_SL_MODE_TILT_COMP__PRE …
#define QAM_SL_K_FACTOR__A …
#define QAM_SL_K_FACTOR__W …
#define QAM_SL_K_FACTOR__M …
#define QAM_SL_K_FACTOR__PRE …
#define QAM_SL_MEDIAN__A …
#define QAM_SL_MEDIAN__W …
#define QAM_SL_MEDIAN__M …
#define QAM_SL_MEDIAN__PRE …
#define QAM_SL_MEDIAN_LENGTH__B …
#define QAM_SL_MEDIAN_LENGTH__W …
#define QAM_SL_MEDIAN_LENGTH__M …
#define QAM_SL_MEDIAN_LENGTH__PRE …
#define QAM_SL_MEDIAN_CORRECT__B …
#define QAM_SL_MEDIAN_CORRECT__W …
#define QAM_SL_MEDIAN_CORRECT__M …
#define QAM_SL_MEDIAN_CORRECT__PRE …
#define QAM_SL_MEDIAN_TOLERANCE__B …
#define QAM_SL_MEDIAN_TOLERANCE__W …
#define QAM_SL_MEDIAN_TOLERANCE__M …
#define QAM_SL_MEDIAN_TOLERANCE__PRE …
#define QAM_SL_MEDIAN_FAST__B …
#define QAM_SL_MEDIAN_FAST__W …
#define QAM_SL_MEDIAN_FAST__M …
#define QAM_SL_MEDIAN_FAST__PRE …
#define QAM_SL_ALPHA__A …
#define QAM_SL_ALPHA__W …
#define QAM_SL_ALPHA__M …
#define QAM_SL_ALPHA__PRE …
#define QAM_SL_PHASELIMIT__A …
#define QAM_SL_PHASELIMIT__W …
#define QAM_SL_PHASELIMIT__M …
#define QAM_SL_PHASELIMIT__PRE …
#define QAM_SL_MTA_LENGTH__A …
#define QAM_SL_MTA_LENGTH__W …
#define QAM_SL_MTA_LENGTH__M …
#define QAM_SL_MTA_LENGTH__PRE …
#define QAM_SL_MTA_LENGTH_LENGTH__B …
#define QAM_SL_MTA_LENGTH_LENGTH__W …
#define QAM_SL_MTA_LENGTH_LENGTH__M …
#define QAM_SL_MTA_LENGTH_LENGTH__PRE …
#define QAM_SL_MEDIAN_ERROR__A …
#define QAM_SL_MEDIAN_ERROR__W …
#define QAM_SL_MEDIAN_ERROR__M …
#define QAM_SL_MEDIAN_ERROR__PRE …
#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__B …
#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__W …
#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__M …
#define QAM_SL_MEDIAN_ERROR_MEDIAN_ERR__PRE …
#define QAM_SL_ERR_POWER__A …
#define QAM_SL_ERR_POWER__W …
#define QAM_SL_ERR_POWER__M …
#define QAM_SL_ERR_POWER__PRE …
#define QAM_DQ_COMM_EXEC__A …
#define QAM_DQ_COMM_EXEC__W …
#define QAM_DQ_COMM_EXEC__M …
#define QAM_DQ_COMM_EXEC__PRE …
#define QAM_DQ_COMM_EXEC_STOP …
#define QAM_DQ_COMM_EXEC_ACTIVE …
#define QAM_DQ_COMM_EXEC_HOLD …
#define QAM_DQ_MODE__A …
#define QAM_DQ_MODE__W …
#define QAM_DQ_MODE__M …
#define QAM_DQ_MODE__PRE …
#define QAM_DQ_MODE_TAPRESET__B …
#define QAM_DQ_MODE_TAPRESET__W …
#define QAM_DQ_MODE_TAPRESET__M …
#define QAM_DQ_MODE_TAPRESET__PRE …
#define QAM_DQ_MODE_TAPRESET_RST …
#define QAM_DQ_MODE_TAPLMS__B …
#define QAM_DQ_MODE_TAPLMS__W …
#define QAM_DQ_MODE_TAPLMS__M …
#define QAM_DQ_MODE_TAPLMS__PRE …
#define QAM_DQ_MODE_TAPLMS_UPD …
#define QAM_DQ_MODE_TAPDRAIN__B …
#define QAM_DQ_MODE_TAPDRAIN__W …
#define QAM_DQ_MODE_TAPDRAIN__M …
#define QAM_DQ_MODE_TAPDRAIN__PRE …
#define QAM_DQ_MODE_TAPDRAIN_DRAIN …
#define QAM_DQ_MODE_FB__B …
#define QAM_DQ_MODE_FB__W …
#define QAM_DQ_MODE_FB__M …
#define QAM_DQ_MODE_FB__PRE …
#define QAM_DQ_MODE_FB_CMA …
#define QAM_DQ_MODE_FB_RADIUS …
#define QAM_DQ_MODE_FB_DFB …
#define QAM_DQ_MODE_FB_TRELLIS …
#define QAM_DQ_MU_FACTOR__A …
#define QAM_DQ_MU_FACTOR__W …
#define QAM_DQ_MU_FACTOR__M …
#define QAM_DQ_MU_FACTOR__PRE …
#define QAM_DQ_LA_FACTOR__A …
#define QAM_DQ_LA_FACTOR__W …
#define QAM_DQ_LA_FACTOR__M …
#define QAM_DQ_LA_FACTOR__PRE …
#define QAM_DQ_CMA_RATIO__A …
#define QAM_DQ_CMA_RATIO__W …
#define QAM_DQ_CMA_RATIO__M …
#define QAM_DQ_CMA_RATIO__PRE …
#define QAM_DQ_CMA_RATIO_QPSK …
#define QAM_DQ_CMA_RATIO_QAM16 …
#define QAM_DQ_CMA_RATIO_QAM64 …
#define QAM_DQ_CMA_RATIO_QAM256 …
#define QAM_DQ_CMA_RATIO_QAM1024 …
#define QAM_DQ_QUAL_RADSEL__A …
#define QAM_DQ_QUAL_RADSEL__W …
#define QAM_DQ_QUAL_RADSEL__M …
#define QAM_DQ_QUAL_RADSEL__PRE …
#define QAM_DQ_QUAL_RADSEL_BIT__B …
#define QAM_DQ_QUAL_RADSEL_BIT__W …
#define QAM_DQ_QUAL_RADSEL_BIT__M …
#define QAM_DQ_QUAL_RADSEL_BIT__PRE …
#define QAM_DQ_QUAL_RADSEL_BIT_PURE_RADIUS …
#define QAM_DQ_QUAL_RADSEL_BIT_PURE_CMA …
#define QAM_DQ_QUAL_ENA__A …
#define QAM_DQ_QUAL_ENA__W …
#define QAM_DQ_QUAL_ENA__M …
#define QAM_DQ_QUAL_ENA__PRE …
#define QAM_DQ_QUAL_ENA_ENA__B …
#define QAM_DQ_QUAL_ENA_ENA__W …
#define QAM_DQ_QUAL_ENA_ENA__M …
#define QAM_DQ_QUAL_ENA_ENA__PRE …
#define QAM_DQ_QUAL_ENA_ENA_QUAL_WEIGHTING …
#define QAM_DQ_QUAL_FUN0__A …
#define QAM_DQ_QUAL_FUN0__W …
#define QAM_DQ_QUAL_FUN0__M …
#define QAM_DQ_QUAL_FUN0__PRE …
#define QAM_DQ_QUAL_FUN0_BIT__B …
#define QAM_DQ_QUAL_FUN0_BIT__W …
#define QAM_DQ_QUAL_FUN0_BIT__M …
#define QAM_DQ_QUAL_FUN0_BIT__PRE …
#define QAM_DQ_QUAL_FUN1__A …
#define QAM_DQ_QUAL_FUN1__W …
#define QAM_DQ_QUAL_FUN1__M …
#define QAM_DQ_QUAL_FUN1__PRE …
#define QAM_DQ_QUAL_FUN1_BIT__B …
#define QAM_DQ_QUAL_FUN1_BIT__W …
#define QAM_DQ_QUAL_FUN1_BIT__M …
#define QAM_DQ_QUAL_FUN1_BIT__PRE …
#define QAM_DQ_QUAL_FUN2__A …
#define QAM_DQ_QUAL_FUN2__W …
#define QAM_DQ_QUAL_FUN2__M …
#define QAM_DQ_QUAL_FUN2__PRE …
#define QAM_DQ_QUAL_FUN2_BIT__B …
#define QAM_DQ_QUAL_FUN2_BIT__W …
#define QAM_DQ_QUAL_FUN2_BIT__M …
#define QAM_DQ_QUAL_FUN2_BIT__PRE …
#define QAM_DQ_QUAL_FUN3__A …
#define QAM_DQ_QUAL_FUN3__W …
#define QAM_DQ_QUAL_FUN3__M …
#define QAM_DQ_QUAL_FUN3__PRE …
#define QAM_DQ_QUAL_FUN3_BIT__B …
#define QAM_DQ_QUAL_FUN3_BIT__W …
#define QAM_DQ_QUAL_FUN3_BIT__M …
#define QAM_DQ_QUAL_FUN3_BIT__PRE …
#define QAM_DQ_QUAL_FUN4__A …
#define QAM_DQ_QUAL_FUN4__W …
#define QAM_DQ_QUAL_FUN4__M …
#define QAM_DQ_QUAL_FUN4__PRE …
#define QAM_DQ_QUAL_FUN4_BIT__B …
#define QAM_DQ_QUAL_FUN4_BIT__W …
#define QAM_DQ_QUAL_FUN4_BIT__M …
#define QAM_DQ_QUAL_FUN4_BIT__PRE …
#define QAM_DQ_QUAL_FUN5__A …
#define QAM_DQ_QUAL_FUN5__W …
#define QAM_DQ_QUAL_FUN5__M …
#define QAM_DQ_QUAL_FUN5__PRE …
#define QAM_DQ_QUAL_FUN5_BIT__B …
#define QAM_DQ_QUAL_FUN5_BIT__W …
#define QAM_DQ_QUAL_FUN5_BIT__M …
#define QAM_DQ_QUAL_FUN5_BIT__PRE …
#define QAM_DQ_RAW_LIM__A …
#define QAM_DQ_RAW_LIM__W …
#define QAM_DQ_RAW_LIM__M …
#define QAM_DQ_RAW_LIM__PRE …
#define QAM_DQ_RAW_LIM_BIT__B …
#define QAM_DQ_RAW_LIM_BIT__W …
#define QAM_DQ_RAW_LIM_BIT__M …
#define QAM_DQ_RAW_LIM_BIT__PRE …
#define QAM_DQ_TAP_RE_EL0__A …
#define QAM_DQ_TAP_RE_EL0__W …
#define QAM_DQ_TAP_RE_EL0__M …
#define QAM_DQ_TAP_RE_EL0__PRE …
#define QAM_DQ_TAP_RE_EL0_TAP__B …
#define QAM_DQ_TAP_RE_EL0_TAP__W …
#define QAM_DQ_TAP_RE_EL0_TAP__M …
#define QAM_DQ_TAP_RE_EL0_TAP__PRE …
#define QAM_DQ_TAP_IM_EL0__A …
#define QAM_DQ_TAP_IM_EL0__W …
#define QAM_DQ_TAP_IM_EL0__M …
#define QAM_DQ_TAP_IM_EL0__PRE …
#define QAM_DQ_TAP_IM_EL0_TAP__B …
#define QAM_DQ_TAP_IM_EL0_TAP__W …
#define QAM_DQ_TAP_IM_EL0_TAP__M …
#define QAM_DQ_TAP_IM_EL0_TAP__PRE …
#define QAM_DQ_TAP_RE_EL1__A …
#define QAM_DQ_TAP_RE_EL1__W …
#define QAM_DQ_TAP_RE_EL1__M …
#define QAM_DQ_TAP_RE_EL1__PRE …
#define QAM_DQ_TAP_RE_EL1_TAP__B …
#define QAM_DQ_TAP_RE_EL1_TAP__W …
#define QAM_DQ_TAP_RE_EL1_TAP__M …
#define QAM_DQ_TAP_RE_EL1_TAP__PRE …
#define QAM_DQ_TAP_IM_EL1__A …
#define QAM_DQ_TAP_IM_EL1__W …
#define QAM_DQ_TAP_IM_EL1__M …
#define QAM_DQ_TAP_IM_EL1__PRE …
#define QAM_DQ_TAP_IM_EL1_TAP__B …
#define QAM_DQ_TAP_IM_EL1_TAP__W …
#define QAM_DQ_TAP_IM_EL1_TAP__M …
#define QAM_DQ_TAP_IM_EL1_TAP__PRE …
#define QAM_DQ_TAP_RE_EL2__A …
#define QAM_DQ_TAP_RE_EL2__W …
#define QAM_DQ_TAP_RE_EL2__M …
#define QAM_DQ_TAP_RE_EL2__PRE …
#define QAM_DQ_TAP_RE_EL2_TAP__B …
#define QAM_DQ_TAP_RE_EL2_TAP__W …
#define QAM_DQ_TAP_RE_EL2_TAP__M …
#define QAM_DQ_TAP_RE_EL2_TAP__PRE …
#define QAM_DQ_TAP_IM_EL2__A …
#define QAM_DQ_TAP_IM_EL2__W …
#define QAM_DQ_TAP_IM_EL2__M …
#define QAM_DQ_TAP_IM_EL2__PRE …
#define QAM_DQ_TAP_IM_EL2_TAP__B …
#define QAM_DQ_TAP_IM_EL2_TAP__W …
#define QAM_DQ_TAP_IM_EL2_TAP__M …
#define QAM_DQ_TAP_IM_EL2_TAP__PRE …
#define QAM_DQ_TAP_RE_EL3__A …
#define QAM_DQ_TAP_RE_EL3__W …
#define QAM_DQ_TAP_RE_EL3__M …
#define QAM_DQ_TAP_RE_EL3__PRE …
#define QAM_DQ_TAP_RE_EL3_TAP__B …
#define QAM_DQ_TAP_RE_EL3_TAP__W …
#define QAM_DQ_TAP_RE_EL3_TAP__M …
#define QAM_DQ_TAP_RE_EL3_TAP__PRE …
#define QAM_DQ_TAP_IM_EL3__A …
#define QAM_DQ_TAP_IM_EL3__W …
#define QAM_DQ_TAP_IM_EL3__M …
#define QAM_DQ_TAP_IM_EL3__PRE …
#define QAM_DQ_TAP_IM_EL3_TAP__B …
#define QAM_DQ_TAP_IM_EL3_TAP__W …
#define QAM_DQ_TAP_IM_EL3_TAP__M …
#define QAM_DQ_TAP_IM_EL3_TAP__PRE …
#define QAM_DQ_TAP_RE_EL4__A …
#define QAM_DQ_TAP_RE_EL4__W …
#define QAM_DQ_TAP_RE_EL4__M …
#define QAM_DQ_TAP_RE_EL4__PRE …
#define QAM_DQ_TAP_RE_EL4_TAP__B …
#define QAM_DQ_TAP_RE_EL4_TAP__W …
#define QAM_DQ_TAP_RE_EL4_TAP__M …
#define QAM_DQ_TAP_RE_EL4_TAP__PRE …
#define QAM_DQ_TAP_IM_EL4__A …
#define QAM_DQ_TAP_IM_EL4__W …
#define QAM_DQ_TAP_IM_EL4__M …
#define QAM_DQ_TAP_IM_EL4__PRE …
#define QAM_DQ_TAP_IM_EL4_TAP__B …
#define QAM_DQ_TAP_IM_EL4_TAP__W …
#define QAM_DQ_TAP_IM_EL4_TAP__M …
#define QAM_DQ_TAP_IM_EL4_TAP__PRE …
#define QAM_DQ_TAP_RE_EL5__A …
#define QAM_DQ_TAP_RE_EL5__W …
#define QAM_DQ_TAP_RE_EL5__M …
#define QAM_DQ_TAP_RE_EL5__PRE …
#define QAM_DQ_TAP_RE_EL5_TAP__B …
#define QAM_DQ_TAP_RE_EL5_TAP__W …
#define QAM_DQ_TAP_RE_EL5_TAP__M …
#define QAM_DQ_TAP_RE_EL5_TAP__PRE …
#define QAM_DQ_TAP_IM_EL5__A …
#define QAM_DQ_TAP_IM_EL5__W …
#define QAM_DQ_TAP_IM_EL5__M …
#define QAM_DQ_TAP_IM_EL5__PRE …
#define QAM_DQ_TAP_IM_EL5_TAP__B …
#define QAM_DQ_TAP_IM_EL5_TAP__W …
#define QAM_DQ_TAP_IM_EL5_TAP__M …
#define QAM_DQ_TAP_IM_EL5_TAP__PRE …
#define QAM_DQ_TAP_RE_EL6__A …
#define QAM_DQ_TAP_RE_EL6__W …
#define QAM_DQ_TAP_RE_EL6__M …
#define QAM_DQ_TAP_RE_EL6__PRE …
#define QAM_DQ_TAP_RE_EL6_TAP__B …
#define QAM_DQ_TAP_RE_EL6_TAP__W …
#define QAM_DQ_TAP_RE_EL6_TAP__M …
#define QAM_DQ_TAP_RE_EL6_TAP__PRE …
#define QAM_DQ_TAP_IM_EL6__A …
#define QAM_DQ_TAP_IM_EL6__W …
#define QAM_DQ_TAP_IM_EL6__M …
#define QAM_DQ_TAP_IM_EL6__PRE …
#define QAM_DQ_TAP_IM_EL6_TAP__B …
#define QAM_DQ_TAP_IM_EL6_TAP__W …
#define QAM_DQ_TAP_IM_EL6_TAP__M …
#define QAM_DQ_TAP_IM_EL6_TAP__PRE …
#define QAM_DQ_TAP_RE_EL7__A …
#define QAM_DQ_TAP_RE_EL7__W …
#define QAM_DQ_TAP_RE_EL7__M …
#define QAM_DQ_TAP_RE_EL7__PRE …
#define QAM_DQ_TAP_RE_EL7_TAP__B …
#define QAM_DQ_TAP_RE_EL7_TAP__W …
#define QAM_DQ_TAP_RE_EL7_TAP__M …
#define QAM_DQ_TAP_RE_EL7_TAP__PRE …
#define QAM_DQ_TAP_IM_EL7__A …
#define QAM_DQ_TAP_IM_EL7__W …
#define QAM_DQ_TAP_IM_EL7__M …
#define QAM_DQ_TAP_IM_EL7__PRE …
#define QAM_DQ_TAP_IM_EL7_TAP__B …
#define QAM_DQ_TAP_IM_EL7_TAP__W …
#define QAM_DQ_TAP_IM_EL7_TAP__M …
#define QAM_DQ_TAP_IM_EL7_TAP__PRE …
#define QAM_DQ_TAP_RE_EL8__A …
#define QAM_DQ_TAP_RE_EL8__W …
#define QAM_DQ_TAP_RE_EL8__M …
#define QAM_DQ_TAP_RE_EL8__PRE …
#define QAM_DQ_TAP_RE_EL8_TAP__B …
#define QAM_DQ_TAP_RE_EL8_TAP__W …
#define QAM_DQ_TAP_RE_EL8_TAP__M …
#define QAM_DQ_TAP_RE_EL8_TAP__PRE …
#define QAM_DQ_TAP_IM_EL8__A …
#define QAM_DQ_TAP_IM_EL8__W …
#define QAM_DQ_TAP_IM_EL8__M …
#define QAM_DQ_TAP_IM_EL8__PRE …
#define QAM_DQ_TAP_IM_EL8_TAP__B …
#define QAM_DQ_TAP_IM_EL8_TAP__W …
#define QAM_DQ_TAP_IM_EL8_TAP__M …
#define QAM_DQ_TAP_IM_EL8_TAP__PRE …
#define QAM_DQ_TAP_RE_EL9__A …
#define QAM_DQ_TAP_RE_EL9__W …
#define QAM_DQ_TAP_RE_EL9__M …
#define QAM_DQ_TAP_RE_EL9__PRE …
#define QAM_DQ_TAP_RE_EL9_TAP__B …
#define QAM_DQ_TAP_RE_EL9_TAP__W …
#define QAM_DQ_TAP_RE_EL9_TAP__M …
#define QAM_DQ_TAP_RE_EL9_TAP__PRE …
#define QAM_DQ_TAP_IM_EL9__A …
#define QAM_DQ_TAP_IM_EL9__W …
#define QAM_DQ_TAP_IM_EL9__M …
#define QAM_DQ_TAP_IM_EL9__PRE …
#define QAM_DQ_TAP_IM_EL9_TAP__B …
#define QAM_DQ_TAP_IM_EL9_TAP__W …
#define QAM_DQ_TAP_IM_EL9_TAP__M …
#define QAM_DQ_TAP_IM_EL9_TAP__PRE …
#define QAM_DQ_TAP_RE_EL10__A …
#define QAM_DQ_TAP_RE_EL10__W …
#define QAM_DQ_TAP_RE_EL10__M …
#define QAM_DQ_TAP_RE_EL10__PRE …
#define QAM_DQ_TAP_RE_EL10_TAP__B …
#define QAM_DQ_TAP_RE_EL10_TAP__W …
#define QAM_DQ_TAP_RE_EL10_TAP__M …
#define QAM_DQ_TAP_RE_EL10_TAP__PRE …
#define QAM_DQ_TAP_IM_EL10__A …
#define QAM_DQ_TAP_IM_EL10__W …
#define QAM_DQ_TAP_IM_EL10__M …
#define QAM_DQ_TAP_IM_EL10__PRE …
#define QAM_DQ_TAP_IM_EL10_TAP__B …
#define QAM_DQ_TAP_IM_EL10_TAP__W …
#define QAM_DQ_TAP_IM_EL10_TAP__M …
#define QAM_DQ_TAP_IM_EL10_TAP__PRE …
#define QAM_DQ_TAP_RE_EL11__A …
#define QAM_DQ_TAP_RE_EL11__W …
#define QAM_DQ_TAP_RE_EL11__M …
#define QAM_DQ_TAP_RE_EL11__PRE …
#define QAM_DQ_TAP_RE_EL11_TAP__B …
#define QAM_DQ_TAP_RE_EL11_TAP__W …
#define QAM_DQ_TAP_RE_EL11_TAP__M …
#define QAM_DQ_TAP_RE_EL11_TAP__PRE …
#define QAM_DQ_TAP_IM_EL11__A …
#define QAM_DQ_TAP_IM_EL11__W …
#define QAM_DQ_TAP_IM_EL11__M …
#define QAM_DQ_TAP_IM_EL11__PRE …
#define QAM_DQ_TAP_IM_EL11_TAP__B …
#define QAM_DQ_TAP_IM_EL11_TAP__W …
#define QAM_DQ_TAP_IM_EL11_TAP__M …
#define QAM_DQ_TAP_IM_EL11_TAP__PRE …
#define QAM_DQ_TAP_RE_EL12__A …
#define QAM_DQ_TAP_RE_EL12__W …
#define QAM_DQ_TAP_RE_EL12__M …
#define QAM_DQ_TAP_RE_EL12__PRE …
#define QAM_DQ_TAP_RE_EL12_TAP__B …
#define QAM_DQ_TAP_RE_EL12_TAP__W …
#define QAM_DQ_TAP_RE_EL12_TAP__M …
#define QAM_DQ_TAP_RE_EL12_TAP__PRE …
#define QAM_DQ_TAP_IM_EL12__A …
#define QAM_DQ_TAP_IM_EL12__W …
#define QAM_DQ_TAP_IM_EL12__M …
#define QAM_DQ_TAP_IM_EL12__PRE …
#define QAM_DQ_TAP_IM_EL12_TAP__B …
#define QAM_DQ_TAP_IM_EL12_TAP__W …
#define QAM_DQ_TAP_IM_EL12_TAP__M …
#define QAM_DQ_TAP_IM_EL12_TAP__PRE …
#define QAM_DQ_TAP_RE_EL13__A …
#define QAM_DQ_TAP_RE_EL13__W …
#define QAM_DQ_TAP_RE_EL13__M …
#define QAM_DQ_TAP_RE_EL13__PRE …
#define QAM_DQ_TAP_RE_EL13_TAP__B …
#define QAM_DQ_TAP_RE_EL13_TAP__W …
#define QAM_DQ_TAP_RE_EL13_TAP__M …
#define QAM_DQ_TAP_RE_EL13_TAP__PRE …
#define QAM_DQ_TAP_IM_EL13__A …
#define QAM_DQ_TAP_IM_EL13__W …
#define QAM_DQ_TAP_IM_EL13__M …
#define QAM_DQ_TAP_IM_EL13__PRE …
#define QAM_DQ_TAP_IM_EL13_TAP__B …
#define QAM_DQ_TAP_IM_EL13_TAP__W …
#define QAM_DQ_TAP_IM_EL13_TAP__M …
#define QAM_DQ_TAP_IM_EL13_TAP__PRE …
#define QAM_DQ_TAP_RE_EL14__A …
#define QAM_DQ_TAP_RE_EL14__W …
#define QAM_DQ_TAP_RE_EL14__M …
#define QAM_DQ_TAP_RE_EL14__PRE …
#define QAM_DQ_TAP_RE_EL14_TAP__B …
#define QAM_DQ_TAP_RE_EL14_TAP__W …
#define QAM_DQ_TAP_RE_EL14_TAP__M …
#define QAM_DQ_TAP_RE_EL14_TAP__PRE …
#define QAM_DQ_TAP_IM_EL14__A …
#define QAM_DQ_TAP_IM_EL14__W …
#define QAM_DQ_TAP_IM_EL14__M …
#define QAM_DQ_TAP_IM_EL14__PRE …
#define QAM_DQ_TAP_IM_EL14_TAP__B …
#define QAM_DQ_TAP_IM_EL14_TAP__W …
#define QAM_DQ_TAP_IM_EL14_TAP__M …
#define QAM_DQ_TAP_IM_EL14_TAP__PRE …
#define QAM_DQ_TAP_RE_EL15__A …
#define QAM_DQ_TAP_RE_EL15__W …
#define QAM_DQ_TAP_RE_EL15__M …
#define QAM_DQ_TAP_RE_EL15__PRE …
#define QAM_DQ_TAP_RE_EL15_TAP__B …
#define QAM_DQ_TAP_RE_EL15_TAP__W …
#define QAM_DQ_TAP_RE_EL15_TAP__M …
#define QAM_DQ_TAP_RE_EL15_TAP__PRE …
#define QAM_DQ_TAP_IM_EL15__A …
#define QAM_DQ_TAP_IM_EL15__W …
#define QAM_DQ_TAP_IM_EL15__M …
#define QAM_DQ_TAP_IM_EL15__PRE …
#define QAM_DQ_TAP_IM_EL15_TAP__B …
#define QAM_DQ_TAP_IM_EL15_TAP__W …
#define QAM_DQ_TAP_IM_EL15_TAP__M …
#define QAM_DQ_TAP_IM_EL15_TAP__PRE …
#define QAM_DQ_TAP_RE_EL16__A …
#define QAM_DQ_TAP_RE_EL16__W …
#define QAM_DQ_TAP_RE_EL16__M …
#define QAM_DQ_TAP_RE_EL16__PRE …
#define QAM_DQ_TAP_RE_EL16_TAP__B …
#define QAM_DQ_TAP_RE_EL16_TAP__W …
#define QAM_DQ_TAP_RE_EL16_TAP__M …
#define QAM_DQ_TAP_RE_EL16_TAP__PRE …
#define QAM_DQ_TAP_IM_EL16__A …
#define QAM_DQ_TAP_IM_EL16__W …
#define QAM_DQ_TAP_IM_EL16__M …
#define QAM_DQ_TAP_IM_EL16__PRE …
#define QAM_DQ_TAP_IM_EL16_TAP__B …
#define QAM_DQ_TAP_IM_EL16_TAP__W …
#define QAM_DQ_TAP_IM_EL16_TAP__M …
#define QAM_DQ_TAP_IM_EL16_TAP__PRE …
#define QAM_DQ_TAP_RE_EL17__A …
#define QAM_DQ_TAP_RE_EL17__W …
#define QAM_DQ_TAP_RE_EL17__M …
#define QAM_DQ_TAP_RE_EL17__PRE …
#define QAM_DQ_TAP_RE_EL17_TAP__B …
#define QAM_DQ_TAP_RE_EL17_TAP__W …
#define QAM_DQ_TAP_RE_EL17_TAP__M …
#define QAM_DQ_TAP_RE_EL17_TAP__PRE …
#define QAM_DQ_TAP_IM_EL17__A …
#define QAM_DQ_TAP_IM_EL17__W …
#define QAM_DQ_TAP_IM_EL17__M …
#define QAM_DQ_TAP_IM_EL17__PRE …
#define QAM_DQ_TAP_IM_EL17_TAP__B …
#define QAM_DQ_TAP_IM_EL17_TAP__W …
#define QAM_DQ_TAP_IM_EL17_TAP__M …
#define QAM_DQ_TAP_IM_EL17_TAP__PRE …
#define QAM_DQ_TAP_RE_EL18__A …
#define QAM_DQ_TAP_RE_EL18__W …
#define QAM_DQ_TAP_RE_EL18__M …
#define QAM_DQ_TAP_RE_EL18__PRE …
#define QAM_DQ_TAP_RE_EL18_TAP__B …
#define QAM_DQ_TAP_RE_EL18_TAP__W …
#define QAM_DQ_TAP_RE_EL18_TAP__M …
#define QAM_DQ_TAP_RE_EL18_TAP__PRE …
#define QAM_DQ_TAP_IM_EL18__A …
#define QAM_DQ_TAP_IM_EL18__W …
#define QAM_DQ_TAP_IM_EL18__M …
#define QAM_DQ_TAP_IM_EL18__PRE …
#define QAM_DQ_TAP_IM_EL18_TAP__B …
#define QAM_DQ_TAP_IM_EL18_TAP__W …
#define QAM_DQ_TAP_IM_EL18_TAP__M …
#define QAM_DQ_TAP_IM_EL18_TAP__PRE …
#define QAM_DQ_TAP_RE_EL19__A …
#define QAM_DQ_TAP_RE_EL19__W …
#define QAM_DQ_TAP_RE_EL19__M …
#define QAM_DQ_TAP_RE_EL19__PRE …
#define QAM_DQ_TAP_RE_EL19_TAP__B …
#define QAM_DQ_TAP_RE_EL19_TAP__W …
#define QAM_DQ_TAP_RE_EL19_TAP__M …
#define QAM_DQ_TAP_RE_EL19_TAP__PRE …
#define QAM_DQ_TAP_IM_EL19__A …
#define QAM_DQ_TAP_IM_EL19__W …
#define QAM_DQ_TAP_IM_EL19__M …
#define QAM_DQ_TAP_IM_EL19__PRE …
#define QAM_DQ_TAP_IM_EL19_TAP__B …
#define QAM_DQ_TAP_IM_EL19_TAP__W …
#define QAM_DQ_TAP_IM_EL19_TAP__M …
#define QAM_DQ_TAP_IM_EL19_TAP__PRE …
#define QAM_DQ_TAP_RE_EL20__A …
#define QAM_DQ_TAP_RE_EL20__W …
#define QAM_DQ_TAP_RE_EL20__M …
#define QAM_DQ_TAP_RE_EL20__PRE …
#define QAM_DQ_TAP_RE_EL20_TAP__B …
#define QAM_DQ_TAP_RE_EL20_TAP__W …
#define QAM_DQ_TAP_RE_EL20_TAP__M …
#define QAM_DQ_TAP_RE_EL20_TAP__PRE …
#define QAM_DQ_TAP_IM_EL20__A …
#define QAM_DQ_TAP_IM_EL20__W …
#define QAM_DQ_TAP_IM_EL20__M …
#define QAM_DQ_TAP_IM_EL20__PRE …
#define QAM_DQ_TAP_IM_EL20_TAP__B …
#define QAM_DQ_TAP_IM_EL20_TAP__W …
#define QAM_DQ_TAP_IM_EL20_TAP__M …
#define QAM_DQ_TAP_IM_EL20_TAP__PRE …
#define QAM_DQ_TAP_RE_EL21__A …
#define QAM_DQ_TAP_RE_EL21__W …
#define QAM_DQ_TAP_RE_EL21__M …
#define QAM_DQ_TAP_RE_EL21__PRE …
#define QAM_DQ_TAP_RE_EL21_TAP__B …
#define QAM_DQ_TAP_RE_EL21_TAP__W …
#define QAM_DQ_TAP_RE_EL21_TAP__M …
#define QAM_DQ_TAP_RE_EL21_TAP__PRE …
#define QAM_DQ_TAP_IM_EL21__A …
#define QAM_DQ_TAP_IM_EL21__W …
#define QAM_DQ_TAP_IM_EL21__M …
#define QAM_DQ_TAP_IM_EL21__PRE …
#define QAM_DQ_TAP_IM_EL21_TAP__B …
#define QAM_DQ_TAP_IM_EL21_TAP__W …
#define QAM_DQ_TAP_IM_EL21_TAP__M …
#define QAM_DQ_TAP_IM_EL21_TAP__PRE …
#define QAM_DQ_TAP_RE_EL22__A …
#define QAM_DQ_TAP_RE_EL22__W …
#define QAM_DQ_TAP_RE_EL22__M …
#define QAM_DQ_TAP_RE_EL22__PRE …
#define QAM_DQ_TAP_RE_EL22_TAP__B …
#define QAM_DQ_TAP_RE_EL22_TAP__W …
#define QAM_DQ_TAP_RE_EL22_TAP__M …
#define QAM_DQ_TAP_RE_EL22_TAP__PRE …
#define QAM_DQ_TAP_IM_EL22__A …
#define QAM_DQ_TAP_IM_EL22__W …
#define QAM_DQ_TAP_IM_EL22__M …
#define QAM_DQ_TAP_IM_EL22__PRE …
#define QAM_DQ_TAP_IM_EL22_TAP__B …
#define QAM_DQ_TAP_IM_EL22_TAP__W …
#define QAM_DQ_TAP_IM_EL22_TAP__M …
#define QAM_DQ_TAP_IM_EL22_TAP__PRE …
#define QAM_DQ_TAP_RE_EL23__A …
#define QAM_DQ_TAP_RE_EL23__W …
#define QAM_DQ_TAP_RE_EL23__M …
#define QAM_DQ_TAP_RE_EL23__PRE …
#define QAM_DQ_TAP_RE_EL23_TAP__B …
#define QAM_DQ_TAP_RE_EL23_TAP__W …
#define QAM_DQ_TAP_RE_EL23_TAP__M …
#define QAM_DQ_TAP_RE_EL23_TAP__PRE …
#define QAM_DQ_TAP_IM_EL23__A …
#define QAM_DQ_TAP_IM_EL23__W …
#define QAM_DQ_TAP_IM_EL23__M …
#define QAM_DQ_TAP_IM_EL23__PRE …
#define QAM_DQ_TAP_IM_EL23_TAP__B …
#define QAM_DQ_TAP_IM_EL23_TAP__W …
#define QAM_DQ_TAP_IM_EL23_TAP__M …
#define QAM_DQ_TAP_IM_EL23_TAP__PRE …
#define QAM_DQ_TAP_RE_EL24__A …
#define QAM_DQ_TAP_RE_EL24__W …
#define QAM_DQ_TAP_RE_EL24__M …
#define QAM_DQ_TAP_RE_EL24__PRE …
#define QAM_DQ_TAP_RE_EL24_TAP__B …
#define QAM_DQ_TAP_RE_EL24_TAP__W …
#define QAM_DQ_TAP_RE_EL24_TAP__M …
#define QAM_DQ_TAP_RE_EL24_TAP__PRE …
#define QAM_DQ_TAP_IM_EL24__A …
#define QAM_DQ_TAP_IM_EL24__W …
#define QAM_DQ_TAP_IM_EL24__M …
#define QAM_DQ_TAP_IM_EL24__PRE …
#define QAM_DQ_TAP_IM_EL24_TAP__B …
#define QAM_DQ_TAP_IM_EL24_TAP__W …
#define QAM_DQ_TAP_IM_EL24_TAP__M …
#define QAM_DQ_TAP_IM_EL24_TAP__PRE …
#define QAM_DQ_TAP_RE_EL25__A …
#define QAM_DQ_TAP_RE_EL25__W …
#define QAM_DQ_TAP_RE_EL25__M …
#define QAM_DQ_TAP_RE_EL25__PRE …
#define QAM_DQ_TAP_RE_EL25_TAP__B …
#define QAM_DQ_TAP_RE_EL25_TAP__W …
#define QAM_DQ_TAP_RE_EL25_TAP__M …
#define QAM_DQ_TAP_RE_EL25_TAP__PRE …
#define QAM_DQ_TAP_IM_EL25__A …
#define QAM_DQ_TAP_IM_EL25__W …
#define QAM_DQ_TAP_IM_EL25__M …
#define QAM_DQ_TAP_IM_EL25__PRE …
#define QAM_DQ_TAP_IM_EL25_TAP__B …
#define QAM_DQ_TAP_IM_EL25_TAP__W …
#define QAM_DQ_TAP_IM_EL25_TAP__M …
#define QAM_DQ_TAP_IM_EL25_TAP__PRE …
#define QAM_DQ_TAP_RE_EL26__A …
#define QAM_DQ_TAP_RE_EL26__W …
#define QAM_DQ_TAP_RE_EL26__M …
#define QAM_DQ_TAP_RE_EL26__PRE …
#define QAM_DQ_TAP_RE_EL26_TAP__B …
#define QAM_DQ_TAP_RE_EL26_TAP__W …
#define QAM_DQ_TAP_RE_EL26_TAP__M …
#define QAM_DQ_TAP_RE_EL26_TAP__PRE …
#define QAM_DQ_TAP_IM_EL26__A …
#define QAM_DQ_TAP_IM_EL26__W …
#define QAM_DQ_TAP_IM_EL26__M …
#define QAM_DQ_TAP_IM_EL26__PRE …
#define QAM_DQ_TAP_IM_EL26_TAP__B …
#define QAM_DQ_TAP_IM_EL26_TAP__W …
#define QAM_DQ_TAP_IM_EL26_TAP__M …
#define QAM_DQ_TAP_IM_EL26_TAP__PRE …
#define QAM_DQ_TAP_RE_EL27__A …
#define QAM_DQ_TAP_RE_EL27__W …
#define QAM_DQ_TAP_RE_EL27__M …
#define QAM_DQ_TAP_RE_EL27__PRE …
#define QAM_DQ_TAP_RE_EL27_TAP__B …
#define QAM_DQ_TAP_RE_EL27_TAP__W …
#define QAM_DQ_TAP_RE_EL27_TAP__M …
#define QAM_DQ_TAP_RE_EL27_TAP__PRE …
#define QAM_DQ_TAP_IM_EL27__A …
#define QAM_DQ_TAP_IM_EL27__W …
#define QAM_DQ_TAP_IM_EL27__M …
#define QAM_DQ_TAP_IM_EL27__PRE …
#define QAM_DQ_TAP_IM_EL27_TAP__B …
#define QAM_DQ_TAP_IM_EL27_TAP__W …
#define QAM_DQ_TAP_IM_EL27_TAP__M …
#define QAM_DQ_TAP_IM_EL27_TAP__PRE …
#define QAM_LC_COMM_EXEC__A …
#define QAM_LC_COMM_EXEC__W …
#define QAM_LC_COMM_EXEC__M …
#define QAM_LC_COMM_EXEC__PRE …
#define QAM_LC_COMM_EXEC_STOP …
#define QAM_LC_COMM_EXEC_ACTIVE …
#define QAM_LC_COMM_EXEC_HOLD …
#define QAM_LC_COMM_MB__A …
#define QAM_LC_COMM_MB__W …
#define QAM_LC_COMM_MB__M …
#define QAM_LC_COMM_MB__PRE …
#define QAM_LC_COMM_MB_CTL__B …
#define QAM_LC_COMM_MB_CTL__W …
#define QAM_LC_COMM_MB_CTL__M …
#define QAM_LC_COMM_MB_CTL__PRE …
#define QAM_LC_COMM_MB_CTL_OFF …
#define QAM_LC_COMM_MB_CTL_ON …
#define QAM_LC_COMM_MB_OBS__B …
#define QAM_LC_COMM_MB_OBS__W …
#define QAM_LC_COMM_MB_OBS__M …
#define QAM_LC_COMM_MB_OBS__PRE …
#define QAM_LC_COMM_MB_OBS_OFF …
#define QAM_LC_COMM_MB_OBS_ON …
#define QAM_LC_COMM_INT_REQ__A …
#define QAM_LC_COMM_INT_REQ__W …
#define QAM_LC_COMM_INT_REQ__M …
#define QAM_LC_COMM_INT_REQ__PRE …
#define QAM_LC_COMM_INT_STA__A …
#define QAM_LC_COMM_INT_STA__W …
#define QAM_LC_COMM_INT_STA__M …
#define QAM_LC_COMM_INT_STA__PRE …
#define QAM_LC_COMM_INT_STA_READY__B …
#define QAM_LC_COMM_INT_STA_READY__W …
#define QAM_LC_COMM_INT_STA_READY__M …
#define QAM_LC_COMM_INT_STA_READY__PRE …
#define QAM_LC_COMM_INT_STA_OVERFLOW__B …
#define QAM_LC_COMM_INT_STA_OVERFLOW__W …
#define QAM_LC_COMM_INT_STA_OVERFLOW__M …
#define QAM_LC_COMM_INT_STA_OVERFLOW__PRE …
#define QAM_LC_COMM_INT_STA_FREQ_WRAP__B …
#define QAM_LC_COMM_INT_STA_FREQ_WRAP__W …
#define QAM_LC_COMM_INT_STA_FREQ_WRAP__M …
#define QAM_LC_COMM_INT_STA_FREQ_WRAP__PRE …
#define QAM_LC_COMM_INT_MSK__A …
#define QAM_LC_COMM_INT_MSK__W …
#define QAM_LC_COMM_INT_MSK__M …
#define QAM_LC_COMM_INT_MSK__PRE …
#define QAM_LC_COMM_INT_MSK_READY__B …
#define QAM_LC_COMM_INT_MSK_READY__W …
#define QAM_LC_COMM_INT_MSK_READY__M …
#define QAM_LC_COMM_INT_MSK_READY__PRE …
#define QAM_LC_COMM_INT_MSK_OVERFLOW__B …
#define QAM_LC_COMM_INT_MSK_OVERFLOW__W …
#define QAM_LC_COMM_INT_MSK_OVERFLOW__M …
#define QAM_LC_COMM_INT_MSK_OVERFLOW__PRE …
#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__B …
#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__W …
#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__M …
#define QAM_LC_COMM_INT_MSK_FREQ_WRAP__PRE …
#define QAM_LC_COMM_INT_STM__A …
#define QAM_LC_COMM_INT_STM__W …
#define QAM_LC_COMM_INT_STM__M …
#define QAM_LC_COMM_INT_STM__PRE …
#define QAM_LC_COMM_INT_STM_READY__B …
#define QAM_LC_COMM_INT_STM_READY__W …
#define QAM_LC_COMM_INT_STM_READY__M …
#define QAM_LC_COMM_INT_STM_READY__PRE …
#define QAM_LC_COMM_INT_STM_OVERFLOW__B …
#define QAM_LC_COMM_INT_STM_OVERFLOW__W …
#define QAM_LC_COMM_INT_STM_OVERFLOW__M …
#define QAM_LC_COMM_INT_STM_OVERFLOW__PRE …
#define QAM_LC_COMM_INT_STM_FREQ_WRAP__B …
#define QAM_LC_COMM_INT_STM_FREQ_WRAP__W …
#define QAM_LC_COMM_INT_STM_FREQ_WRAP__M …
#define QAM_LC_COMM_INT_STM_FREQ_WRAP__PRE …
#define QAM_LC_MODE__A …
#define QAM_LC_MODE__W …
#define QAM_LC_MODE__M …
#define QAM_LC_MODE__PRE …
#define QAM_LC_MODE_ENABLE_A__B …
#define QAM_LC_MODE_ENABLE_A__W …
#define QAM_LC_MODE_ENABLE_A__M …
#define QAM_LC_MODE_ENABLE_A__PRE …
#define QAM_LC_MODE_ENABLE_F__B …
#define QAM_LC_MODE_ENABLE_F__W …
#define QAM_LC_MODE_ENABLE_F__M …
#define QAM_LC_MODE_ENABLE_F__PRE …
#define QAM_LC_MODE_ENABLE_R__B …
#define QAM_LC_MODE_ENABLE_R__W …
#define QAM_LC_MODE_ENABLE_R__M …
#define QAM_LC_MODE_ENABLE_R__PRE …
#define QAM_LC_CA__A …
#define QAM_LC_CA__W …
#define QAM_LC_CA__M …
#define QAM_LC_CA__PRE …
#define QAM_LC_CA_COEF__B …
#define QAM_LC_CA_COEF__W …
#define QAM_LC_CA_COEF__M …
#define QAM_LC_CA_COEF__PRE …
#define QAM_LC_CF__A …
#define QAM_LC_CF__W …
#define QAM_LC_CF__M …
#define QAM_LC_CF__PRE …
#define QAM_LC_CF_COEF__B …
#define QAM_LC_CF_COEF__W …
#define QAM_LC_CF_COEF__M …
#define QAM_LC_CF_COEF__PRE …
#define QAM_LC_CF1__A …
#define QAM_LC_CF1__W …
#define QAM_LC_CF1__M …
#define QAM_LC_CF1__PRE …
#define QAM_LC_CF1_COEF__B …
#define QAM_LC_CF1_COEF__W …
#define QAM_LC_CF1_COEF__M …
#define QAM_LC_CF1_COEF__PRE …
#define QAM_LC_CP__A …
#define QAM_LC_CP__W …
#define QAM_LC_CP__M …
#define QAM_LC_CP__PRE …
#define QAM_LC_CP_COEF__B …
#define QAM_LC_CP_COEF__W …
#define QAM_LC_CP_COEF__M …
#define QAM_LC_CP_COEF__PRE …
#define QAM_LC_CI__A …
#define QAM_LC_CI__W …
#define QAM_LC_CI__M …
#define QAM_LC_CI__PRE …
#define QAM_LC_CI_COEF__B …
#define QAM_LC_CI_COEF__W …
#define QAM_LC_CI_COEF__M …
#define QAM_LC_CI_COEF__PRE …
#define QAM_LC_EP__A …
#define QAM_LC_EP__W …
#define QAM_LC_EP__M …
#define QAM_LC_EP__PRE …
#define QAM_LC_EP_COEF__B …
#define QAM_LC_EP_COEF__W …
#define QAM_LC_EP_COEF__M …
#define QAM_LC_EP_COEF__PRE …
#define QAM_LC_EI__A …
#define QAM_LC_EI__W …
#define QAM_LC_EI__M …
#define QAM_LC_EI__PRE …
#define QAM_LC_EI_COEF__B …
#define QAM_LC_EI_COEF__W …
#define QAM_LC_EI_COEF__M …
#define QAM_LC_EI_COEF__PRE …
#define QAM_LC_QUAL_TAB0__A …
#define QAM_LC_QUAL_TAB0__W …
#define QAM_LC_QUAL_TAB0__M …
#define QAM_LC_QUAL_TAB0__PRE …
#define QAM_LC_QUAL_TAB0_VALUE__B …
#define QAM_LC_QUAL_TAB0_VALUE__W …
#define QAM_LC_QUAL_TAB0_VALUE__M …
#define QAM_LC_QUAL_TAB0_VALUE__PRE …
#define QAM_LC_QUAL_TAB1__A …
#define QAM_LC_QUAL_TAB1__W …
#define QAM_LC_QUAL_TAB1__M …
#define QAM_LC_QUAL_TAB1__PRE …
#define QAM_LC_QUAL_TAB1_VALUE__B …
#define QAM_LC_QUAL_TAB1_VALUE__W …
#define QAM_LC_QUAL_TAB1_VALUE__M …
#define QAM_LC_QUAL_TAB1_VALUE__PRE …
#define QAM_LC_QUAL_TAB2__A …
#define QAM_LC_QUAL_TAB2__W …
#define QAM_LC_QUAL_TAB2__M …
#define QAM_LC_QUAL_TAB2__PRE …
#define QAM_LC_QUAL_TAB2_VALUE__B …
#define QAM_LC_QUAL_TAB2_VALUE__W …
#define QAM_LC_QUAL_TAB2_VALUE__M …
#define QAM_LC_QUAL_TAB2_VALUE__PRE …
#define QAM_LC_QUAL_TAB3__A …
#define QAM_LC_QUAL_TAB3__W …
#define QAM_LC_QUAL_TAB3__M …
#define QAM_LC_QUAL_TAB3__PRE …
#define QAM_LC_QUAL_TAB3_VALUE__B …
#define QAM_LC_QUAL_TAB3_VALUE__W …
#define QAM_LC_QUAL_TAB3_VALUE__M …
#define QAM_LC_QUAL_TAB3_VALUE__PRE …
#define QAM_LC_QUAL_TAB4__A …
#define QAM_LC_QUAL_TAB4__W …
#define QAM_LC_QUAL_TAB4__M …
#define QAM_LC_QUAL_TAB4__PRE …
#define QAM_LC_QUAL_TAB4_VALUE__B …
#define QAM_LC_QUAL_TAB4_VALUE__W …
#define QAM_LC_QUAL_TAB4_VALUE__M …
#define QAM_LC_QUAL_TAB4_VALUE__PRE …
#define QAM_LC_QUAL_TAB5__A …
#define QAM_LC_QUAL_TAB5__W …
#define QAM_LC_QUAL_TAB5__M …
#define QAM_LC_QUAL_TAB5__PRE …
#define QAM_LC_QUAL_TAB5_VALUE__B …
#define QAM_LC_QUAL_TAB5_VALUE__W …
#define QAM_LC_QUAL_TAB5_VALUE__M …
#define QAM_LC_QUAL_TAB5_VALUE__PRE …
#define QAM_LC_QUAL_TAB6__A …
#define QAM_LC_QUAL_TAB6__W …
#define QAM_LC_QUAL_TAB6__M …
#define QAM_LC_QUAL_TAB6__PRE …
#define QAM_LC_QUAL_TAB6_VALUE__B …
#define QAM_LC_QUAL_TAB6_VALUE__W …
#define QAM_LC_QUAL_TAB6_VALUE__M …
#define QAM_LC_QUAL_TAB6_VALUE__PRE …
#define QAM_LC_QUAL_TAB8__A …
#define QAM_LC_QUAL_TAB8__W …
#define QAM_LC_QUAL_TAB8__M …
#define QAM_LC_QUAL_TAB8__PRE …
#define QAM_LC_QUAL_TAB8_VALUE__B …
#define QAM_LC_QUAL_TAB8_VALUE__W …
#define QAM_LC_QUAL_TAB8_VALUE__M …
#define QAM_LC_QUAL_TAB8_VALUE__PRE …
#define QAM_LC_QUAL_TAB9__A …
#define QAM_LC_QUAL_TAB9__W …
#define QAM_LC_QUAL_TAB9__M …
#define QAM_LC_QUAL_TAB9__PRE …
#define QAM_LC_QUAL_TAB9_VALUE__B …
#define QAM_LC_QUAL_TAB9_VALUE__W …
#define QAM_LC_QUAL_TAB9_VALUE__M …
#define QAM_LC_QUAL_TAB9_VALUE__PRE …
#define QAM_LC_QUAL_TAB10__A …
#define QAM_LC_QUAL_TAB10__W …
#define QAM_LC_QUAL_TAB10__M …
#define QAM_LC_QUAL_TAB10__PRE …
#define QAM_LC_QUAL_TAB10_VALUE__B …
#define QAM_LC_QUAL_TAB10_VALUE__W …
#define QAM_LC_QUAL_TAB10_VALUE__M …
#define QAM_LC_QUAL_TAB10_VALUE__PRE …
#define QAM_LC_QUAL_TAB12__A …
#define QAM_LC_QUAL_TAB12__W …
#define QAM_LC_QUAL_TAB12__M …
#define QAM_LC_QUAL_TAB12__PRE …
#define QAM_LC_QUAL_TAB12_VALUE__B …
#define QAM_LC_QUAL_TAB12_VALUE__W …
#define QAM_LC_QUAL_TAB12_VALUE__M …
#define QAM_LC_QUAL_TAB12_VALUE__PRE …
#define QAM_LC_QUAL_TAB15__A …
#define QAM_LC_QUAL_TAB15__W …
#define QAM_LC_QUAL_TAB15__M …
#define QAM_LC_QUAL_TAB15__PRE …
#define QAM_LC_QUAL_TAB15_VALUE__B …
#define QAM_LC_QUAL_TAB15_VALUE__W …
#define QAM_LC_QUAL_TAB15_VALUE__M …
#define QAM_LC_QUAL_TAB15_VALUE__PRE …
#define QAM_LC_QUAL_TAB16__A …
#define QAM_LC_QUAL_TAB16__W …
#define QAM_LC_QUAL_TAB16__M …
#define QAM_LC_QUAL_TAB16__PRE …
#define QAM_LC_QUAL_TAB16_VALUE__B …
#define QAM_LC_QUAL_TAB16_VALUE__W …
#define QAM_LC_QUAL_TAB16_VALUE__M …
#define QAM_LC_QUAL_TAB16_VALUE__PRE …
#define QAM_LC_QUAL_TAB20__A …
#define QAM_LC_QUAL_TAB20__W …
#define QAM_LC_QUAL_TAB20__M …
#define QAM_LC_QUAL_TAB20__PRE …
#define QAM_LC_QUAL_TAB20_VALUE__B …
#define QAM_LC_QUAL_TAB20_VALUE__W …
#define QAM_LC_QUAL_TAB20_VALUE__M …
#define QAM_LC_QUAL_TAB20_VALUE__PRE …
#define QAM_LC_QUAL_TAB25__A …
#define QAM_LC_QUAL_TAB25__W …
#define QAM_LC_QUAL_TAB25__M …
#define QAM_LC_QUAL_TAB25__PRE …
#define QAM_LC_QUAL_TAB25_VALUE__B …
#define QAM_LC_QUAL_TAB25_VALUE__W …
#define QAM_LC_QUAL_TAB25_VALUE__M …
#define QAM_LC_QUAL_TAB25_VALUE__PRE …
#define QAM_LC_EQ_TIMING__A …
#define QAM_LC_EQ_TIMING__W …
#define QAM_LC_EQ_TIMING__M …
#define QAM_LC_EQ_TIMING__PRE …
#define QAM_LC_EQ_TIMING_OFFS__B …
#define QAM_LC_EQ_TIMING_OFFS__W …
#define QAM_LC_EQ_TIMING_OFFS__M …
#define QAM_LC_EQ_TIMING_OFFS__PRE …
#define QAM_LC_LPF_FACTORP__A …
#define QAM_LC_LPF_FACTORP__W …
#define QAM_LC_LPF_FACTORP__M …
#define QAM_LC_LPF_FACTORP__PRE …
#define QAM_LC_LPF_FACTORP_FACTOR__B …
#define QAM_LC_LPF_FACTORP_FACTOR__W …
#define QAM_LC_LPF_FACTORP_FACTOR__M …
#define QAM_LC_LPF_FACTORP_FACTOR__PRE …
#define QAM_LC_LPF_FACTORI__A …
#define QAM_LC_LPF_FACTORI__W …
#define QAM_LC_LPF_FACTORI__M …
#define QAM_LC_LPF_FACTORI__PRE …
#define QAM_LC_LPF_FACTORI_FACTOR__B …
#define QAM_LC_LPF_FACTORI_FACTOR__W …
#define QAM_LC_LPF_FACTORI_FACTOR__M …
#define QAM_LC_LPF_FACTORI_FACTOR__PRE …
#define QAM_LC_RATE_LIMIT__A …
#define QAM_LC_RATE_LIMIT__W …
#define QAM_LC_RATE_LIMIT__M …
#define QAM_LC_RATE_LIMIT__PRE …
#define QAM_LC_RATE_LIMIT_LIMIT__B …
#define QAM_LC_RATE_LIMIT_LIMIT__W …
#define QAM_LC_RATE_LIMIT_LIMIT__M …
#define QAM_LC_RATE_LIMIT_LIMIT__PRE …
#define QAM_LC_SYMBOL_FREQ__A …
#define QAM_LC_SYMBOL_FREQ__W …
#define QAM_LC_SYMBOL_FREQ__M …
#define QAM_LC_SYMBOL_FREQ__PRE …
#define QAM_LC_SYMBOL_FREQ_FREQ__B …
#define QAM_LC_SYMBOL_FREQ_FREQ__W …
#define QAM_LC_SYMBOL_FREQ_FREQ__M …
#define QAM_LC_SYMBOL_FREQ_FREQ__PRE …
#define QAM_LC_SYMBOL_FREQ_FREQ_QAM_B_64 …
#define QAM_LC_SYMBOL_FREQ_FREQ_QAM_B_256 …
#define QAM_LC_MTA_LENGTH__A …
#define QAM_LC_MTA_LENGTH__W …
#define QAM_LC_MTA_LENGTH__M …
#define QAM_LC_MTA_LENGTH__PRE …
#define QAM_LC_MTA_LENGTH_LENGTH__B …
#define QAM_LC_MTA_LENGTH_LENGTH__W …
#define QAM_LC_MTA_LENGTH_LENGTH__M …
#define QAM_LC_MTA_LENGTH_LENGTH__PRE …
#define QAM_LC_AMP_ACCU__A …
#define QAM_LC_AMP_ACCU__W …
#define QAM_LC_AMP_ACCU__M …
#define QAM_LC_AMP_ACCU__PRE …
#define QAM_LC_AMP_ACCU_ACCU__B …
#define QAM_LC_AMP_ACCU_ACCU__W …
#define QAM_LC_AMP_ACCU_ACCU__M …
#define QAM_LC_AMP_ACCU_ACCU__PRE …
#define QAM_LC_FREQ_ACCU__A …
#define QAM_LC_FREQ_ACCU__W …
#define QAM_LC_FREQ_ACCU__M …
#define QAM_LC_FREQ_ACCU__PRE …
#define QAM_LC_FREQ_ACCU_ACCU__B …
#define QAM_LC_FREQ_ACCU_ACCU__W …
#define QAM_LC_FREQ_ACCU_ACCU__M …
#define QAM_LC_FREQ_ACCU_ACCU__PRE …
#define QAM_LC_RATE_ACCU__A …
#define QAM_LC_RATE_ACCU__W …
#define QAM_LC_RATE_ACCU__M …
#define QAM_LC_RATE_ACCU__PRE …
#define QAM_LC_RATE_ACCU_ACCU__B …
#define QAM_LC_RATE_ACCU_ACCU__W …
#define QAM_LC_RATE_ACCU_ACCU__M …
#define QAM_LC_RATE_ACCU_ACCU__PRE …
#define QAM_LC_AMPLITUDE__A …
#define QAM_LC_AMPLITUDE__W …
#define QAM_LC_AMPLITUDE__M …
#define QAM_LC_AMPLITUDE__PRE …
#define QAM_LC_AMPLITUDE_SIZE__B …
#define QAM_LC_AMPLITUDE_SIZE__W …
#define QAM_LC_AMPLITUDE_SIZE__M …
#define QAM_LC_AMPLITUDE_SIZE__PRE …
#define QAM_LC_RAD_ERROR__A …
#define QAM_LC_RAD_ERROR__W …
#define QAM_LC_RAD_ERROR__M …
#define QAM_LC_RAD_ERROR__PRE …
#define QAM_LC_RAD_ERROR_SIZE__B …
#define QAM_LC_RAD_ERROR_SIZE__W …
#define QAM_LC_RAD_ERROR_SIZE__M …
#define QAM_LC_RAD_ERROR_SIZE__PRE …
#define QAM_LC_FREQ_OFFS__A …
#define QAM_LC_FREQ_OFFS__W …
#define QAM_LC_FREQ_OFFS__M …
#define QAM_LC_FREQ_OFFS__PRE …
#define QAM_LC_FREQ_OFFS_OFFS__B …
#define QAM_LC_FREQ_OFFS_OFFS__W …
#define QAM_LC_FREQ_OFFS_OFFS__M …
#define QAM_LC_FREQ_OFFS_OFFS__PRE …
#define QAM_LC_PHASE_ERROR__A …
#define QAM_LC_PHASE_ERROR__W …
#define QAM_LC_PHASE_ERROR__M …
#define QAM_LC_PHASE_ERROR__PRE …
#define QAM_LC_PHASE_ERROR_SIZE__B …
#define QAM_LC_PHASE_ERROR_SIZE__W …
#define QAM_LC_PHASE_ERROR_SIZE__M …
#define QAM_LC_PHASE_ERROR_SIZE__PRE …
#define QAM_VD_COMM_EXEC__A …
#define QAM_VD_COMM_EXEC__W …
#define QAM_VD_COMM_EXEC__M …
#define QAM_VD_COMM_EXEC__PRE …
#define QAM_VD_COMM_EXEC_STOP …
#define QAM_VD_COMM_EXEC_ACTIVE …
#define QAM_VD_COMM_EXEC_HOLD …
#define QAM_VD_COMM_MB__A …
#define QAM_VD_COMM_MB__W …
#define QAM_VD_COMM_MB__M …
#define QAM_VD_COMM_MB__PRE …
#define QAM_VD_COMM_MB_CTL__B …
#define QAM_VD_COMM_MB_CTL__W …
#define QAM_VD_COMM_MB_CTL__M …
#define QAM_VD_COMM_MB_CTL__PRE …
#define QAM_VD_COMM_MB_CTL_OFF …
#define QAM_VD_COMM_MB_CTL_ON …
#define QAM_VD_COMM_MB_OBS__B …
#define QAM_VD_COMM_MB_OBS__W …
#define QAM_VD_COMM_MB_OBS__M …
#define QAM_VD_COMM_MB_OBS__PRE …
#define QAM_VD_COMM_MB_OBS_OFF …
#define QAM_VD_COMM_MB_OBS_ON …
#define QAM_VD_COMM_INT_REQ__A …
#define QAM_VD_COMM_INT_REQ__W …
#define QAM_VD_COMM_INT_REQ__M …
#define QAM_VD_COMM_INT_REQ__PRE …
#define QAM_VD_COMM_INT_STA__A …
#define QAM_VD_COMM_INT_STA__W …
#define QAM_VD_COMM_INT_STA__M …
#define QAM_VD_COMM_INT_STA__PRE …
#define QAM_VD_COMM_INT_STA_LOCK_INT__B …
#define QAM_VD_COMM_INT_STA_LOCK_INT__W …
#define QAM_VD_COMM_INT_STA_LOCK_INT__M …
#define QAM_VD_COMM_INT_STA_LOCK_INT__PRE …
#define QAM_VD_COMM_INT_STA_PERIOD_INT__B …
#define QAM_VD_COMM_INT_STA_PERIOD_INT__W …
#define QAM_VD_COMM_INT_STA_PERIOD_INT__M …
#define QAM_VD_COMM_INT_STA_PERIOD_INT__PRE …
#define QAM_VD_COMM_INT_MSK__A …
#define QAM_VD_COMM_INT_MSK__W …
#define QAM_VD_COMM_INT_MSK__M …
#define QAM_VD_COMM_INT_MSK__PRE …
#define QAM_VD_COMM_INT_MSK_LOCK_INT__B …
#define QAM_VD_COMM_INT_MSK_LOCK_INT__W …
#define QAM_VD_COMM_INT_MSK_LOCK_INT__M …
#define QAM_VD_COMM_INT_MSK_LOCK_INT__PRE …
#define QAM_VD_COMM_INT_MSK_PERIOD_INT__B …
#define QAM_VD_COMM_INT_MSK_PERIOD_INT__W …
#define QAM_VD_COMM_INT_MSK_PERIOD_INT__M …
#define QAM_VD_COMM_INT_MSK_PERIOD_INT__PRE …
#define QAM_VD_COMM_INT_STM__A …
#define QAM_VD_COMM_INT_STM__W …
#define QAM_VD_COMM_INT_STM__M …
#define QAM_VD_COMM_INT_STM__PRE …
#define QAM_VD_COMM_INT_STM_LOCK_INT__B …
#define QAM_VD_COMM_INT_STM_LOCK_INT__W …
#define QAM_VD_COMM_INT_STM_LOCK_INT__M …
#define QAM_VD_COMM_INT_STM_LOCK_INT__PRE …
#define QAM_VD_COMM_INT_STM_PERIOD_INT__B …
#define QAM_VD_COMM_INT_STM_PERIOD_INT__W …
#define QAM_VD_COMM_INT_STM_PERIOD_INT__M …
#define QAM_VD_COMM_INT_STM_PERIOD_INT__PRE …
#define QAM_VD_STATUS__A …
#define QAM_VD_STATUS__W …
#define QAM_VD_STATUS__M …
#define QAM_VD_STATUS__PRE …
#define QAM_VD_STATUS_LOCK__B …
#define QAM_VD_STATUS_LOCK__W …
#define QAM_VD_STATUS_LOCK__M …
#define QAM_VD_STATUS_LOCK__PRE …
#define QAM_VD_UNLOCK_CONTROL__A …
#define QAM_VD_UNLOCK_CONTROL__W …
#define QAM_VD_UNLOCK_CONTROL__M …
#define QAM_VD_UNLOCK_CONTROL__PRE …
#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__B …
#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__W …
#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__M …
#define QAM_VD_UNLOCK_CONTROL_UNLOCK_CTRL__PRE …
#define QAM_VD_MIN_VOTING_ROUNDS__A …
#define QAM_VD_MIN_VOTING_ROUNDS__W …
#define QAM_VD_MIN_VOTING_ROUNDS__M …
#define QAM_VD_MIN_VOTING_ROUNDS__PRE …
#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__B …
#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__W …
#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__M …
#define QAM_VD_MIN_VOTING_ROUNDS_ROUNDS__PRE …
#define QAM_VD_MAX_VOTING_ROUNDS__A …
#define QAM_VD_MAX_VOTING_ROUNDS__W …
#define QAM_VD_MAX_VOTING_ROUNDS__M …
#define QAM_VD_MAX_VOTING_ROUNDS__PRE …
#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__B …
#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__W …
#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__M …
#define QAM_VD_MAX_VOTING_ROUNDS_ROUNDS__PRE …
#define QAM_VD_TRACEBACK_DEPTH__A …
#define QAM_VD_TRACEBACK_DEPTH__W …
#define QAM_VD_TRACEBACK_DEPTH__M …
#define QAM_VD_TRACEBACK_DEPTH__PRE …
#define QAM_VD_TRACEBACK_DEPTH_LENGTH__B …
#define QAM_VD_TRACEBACK_DEPTH_LENGTH__W …
#define QAM_VD_TRACEBACK_DEPTH_LENGTH__M …
#define QAM_VD_TRACEBACK_DEPTH_LENGTH__PRE …
#define QAM_VD_UNLOCK__A …
#define QAM_VD_UNLOCK__W …
#define QAM_VD_UNLOCK__M …
#define QAM_VD_UNLOCK__PRE …
#define QAM_VD_MEASUREMENT_PERIOD__A …
#define QAM_VD_MEASUREMENT_PERIOD__W …
#define QAM_VD_MEASUREMENT_PERIOD__M …
#define QAM_VD_MEASUREMENT_PERIOD__PRE …
#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__B …
#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__W …
#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__M …
#define QAM_VD_MEASUREMENT_PERIOD_PERIOD__PRE …
#define QAM_VD_MEASUREMENT_PRESCALE__A …
#define QAM_VD_MEASUREMENT_PRESCALE__W …
#define QAM_VD_MEASUREMENT_PRESCALE__M …
#define QAM_VD_MEASUREMENT_PRESCALE__PRE …
#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__B …
#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__W …
#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__M …
#define QAM_VD_MEASUREMENT_PRESCALE_PRESCALE__PRE …
#define QAM_VD_DELTA_PATH_METRIC__A …
#define QAM_VD_DELTA_PATH_METRIC__W …
#define QAM_VD_DELTA_PATH_METRIC__M …
#define QAM_VD_DELTA_PATH_METRIC__PRE …
#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__B …
#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__W …
#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__M …
#define QAM_VD_DELTA_PATH_METRIC_FIXED_MANT__PRE …
#define QAM_VD_DELTA_PATH_METRIC_EXP__B …
#define QAM_VD_DELTA_PATH_METRIC_EXP__W …
#define QAM_VD_DELTA_PATH_METRIC_EXP__M …
#define QAM_VD_DELTA_PATH_METRIC_EXP__PRE …
#define QAM_VD_NR_QSYM_ERRORS__A …
#define QAM_VD_NR_QSYM_ERRORS__W …
#define QAM_VD_NR_QSYM_ERRORS__M …
#define QAM_VD_NR_QSYM_ERRORS__PRE …
#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__B …
#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__W …
#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__M …
#define QAM_VD_NR_QSYM_ERRORS_FIXED_MANT__PRE …
#define QAM_VD_NR_QSYM_ERRORS_EXP__B …
#define QAM_VD_NR_QSYM_ERRORS_EXP__W …
#define QAM_VD_NR_QSYM_ERRORS_EXP__M …
#define QAM_VD_NR_QSYM_ERRORS_EXP__PRE …
#define QAM_VD_NR_SYMBOL_ERRORS__A …
#define QAM_VD_NR_SYMBOL_ERRORS__W …
#define QAM_VD_NR_SYMBOL_ERRORS__M …
#define QAM_VD_NR_SYMBOL_ERRORS__PRE …
#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__B …
#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__W …
#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__M …
#define QAM_VD_NR_SYMBOL_ERRORS_FIXED_MANT__PRE …
#define QAM_VD_NR_SYMBOL_ERRORS_EXP__B …
#define QAM_VD_NR_SYMBOL_ERRORS_EXP__W …
#define QAM_VD_NR_SYMBOL_ERRORS_EXP__M …
#define QAM_VD_NR_SYMBOL_ERRORS_EXP__PRE …
#define QAM_VD_RELOCK_COUNT__A …
#define QAM_VD_RELOCK_COUNT__W …
#define QAM_VD_RELOCK_COUNT__M …
#define QAM_VD_RELOCK_COUNT__PRE …
#define QAM_VD_RELOCK_COUNT_COUNT__B …
#define QAM_VD_RELOCK_COUNT_COUNT__W …
#define QAM_VD_RELOCK_COUNT_COUNT__M …
#define QAM_VD_RELOCK_COUNT_COUNT__PRE …
#define QAM_SY_COMM_EXEC__A …
#define QAM_SY_COMM_EXEC__W …
#define QAM_SY_COMM_EXEC__M …
#define QAM_SY_COMM_EXEC__PRE …
#define QAM_SY_COMM_EXEC_STOP …
#define QAM_SY_COMM_EXEC_ACTIVE …
#define QAM_SY_COMM_EXEC_HOLD …
#define QAM_SY_COMM_MB__A …
#define QAM_SY_COMM_MB__W …
#define QAM_SY_COMM_MB__M …
#define QAM_SY_COMM_MB__PRE …
#define QAM_SY_COMM_MB_CTL__B …
#define QAM_SY_COMM_MB_CTL__W …
#define QAM_SY_COMM_MB_CTL__M …
#define QAM_SY_COMM_MB_CTL__PRE …
#define QAM_SY_COMM_MB_CTL_OFF …
#define QAM_SY_COMM_MB_CTL_ON …
#define QAM_SY_COMM_MB_OBS__B …
#define QAM_SY_COMM_MB_OBS__W …
#define QAM_SY_COMM_MB_OBS__M …
#define QAM_SY_COMM_MB_OBS__PRE …
#define QAM_SY_COMM_MB_OBS_OFF …
#define QAM_SY_COMM_MB_OBS_ON …
#define QAM_SY_COMM_INT_REQ__A …
#define QAM_SY_COMM_INT_REQ__W …
#define QAM_SY_COMM_INT_REQ__M …
#define QAM_SY_COMM_INT_REQ__PRE …
#define QAM_SY_COMM_INT_STA__A …
#define QAM_SY_COMM_INT_STA__W …
#define QAM_SY_COMM_INT_STA__M …
#define QAM_SY_COMM_INT_STA__PRE …
#define QAM_SY_COMM_INT_STA_LOCK_INT__B …
#define QAM_SY_COMM_INT_STA_LOCK_INT__W …
#define QAM_SY_COMM_INT_STA_LOCK_INT__M …
#define QAM_SY_COMM_INT_STA_LOCK_INT__PRE …
#define QAM_SY_COMM_INT_STA_UNLOCK_INT__B …
#define QAM_SY_COMM_INT_STA_UNLOCK_INT__W …
#define QAM_SY_COMM_INT_STA_UNLOCK_INT__M …
#define QAM_SY_COMM_INT_STA_UNLOCK_INT__PRE …
#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__B …
#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__W …
#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__M …
#define QAM_SY_COMM_INT_STA_TIMEOUT_INT__PRE …
#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__B …
#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__W …
#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__M …
#define QAM_SY_COMM_INT_STA_CTL_WORD_INT__PRE …
#define QAM_SY_COMM_INT_MSK__A …
#define QAM_SY_COMM_INT_MSK__W …
#define QAM_SY_COMM_INT_MSK__M …
#define QAM_SY_COMM_INT_MSK__PRE …
#define QAM_SY_COMM_INT_MSK_LOCK_MSK__B …
#define QAM_SY_COMM_INT_MSK_LOCK_MSK__W …
#define QAM_SY_COMM_INT_MSK_LOCK_MSK__M …
#define QAM_SY_COMM_INT_MSK_LOCK_MSK__PRE …
#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__B …
#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__W …
#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__M …
#define QAM_SY_COMM_INT_MSK_UNLOCK_MSK__PRE …
#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__B …
#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__W …
#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__M …
#define QAM_SY_COMM_INT_MSK_TIMEOUT_MSK__PRE …
#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__B …
#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__W …
#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__M …
#define QAM_SY_COMM_INT_MSK_CTL_WORD_MSK__PRE …
#define QAM_SY_COMM_INT_STM__A …
#define QAM_SY_COMM_INT_STM__W …
#define QAM_SY_COMM_INT_STM__M …
#define QAM_SY_COMM_INT_STM__PRE …
#define QAM_SY_COMM_INT_STM_LOCK_MSK__B …
#define QAM_SY_COMM_INT_STM_LOCK_MSK__W …
#define QAM_SY_COMM_INT_STM_LOCK_MSK__M …
#define QAM_SY_COMM_INT_STM_LOCK_MSK__PRE …
#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__B …
#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__W …
#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__M …
#define QAM_SY_COMM_INT_STM_UNLOCK_MSK__PRE …
#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__B …
#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__W …
#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__M …
#define QAM_SY_COMM_INT_STM_TIMEOUT_MSK__PRE …
#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__B …
#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__W …
#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__M …
#define QAM_SY_COMM_INT_STM_CTL_WORD_MSK__PRE …
#define QAM_SY_STATUS__A …
#define QAM_SY_STATUS__W …
#define QAM_SY_STATUS__M …
#define QAM_SY_STATUS__PRE …
#define QAM_SY_STATUS_SYNC_STATE__B …
#define QAM_SY_STATUS_SYNC_STATE__W …
#define QAM_SY_STATUS_SYNC_STATE__M …
#define QAM_SY_STATUS_SYNC_STATE__PRE …
#define QAM_SY_TIMEOUT__A …
#define QAM_SY_TIMEOUT__W …
#define QAM_SY_TIMEOUT__M …
#define QAM_SY_TIMEOUT__PRE …
#define QAM_SY_SYNC_LWM__A …
#define QAM_SY_SYNC_LWM__W …
#define QAM_SY_SYNC_LWM__M …
#define QAM_SY_SYNC_LWM__PRE …
#define QAM_SY_SYNC_AWM__A …
#define QAM_SY_SYNC_AWM__W …
#define QAM_SY_SYNC_AWM__M …
#define QAM_SY_SYNC_AWM__PRE …
#define QAM_SY_SYNC_HWM__A …
#define QAM_SY_SYNC_HWM__W …
#define QAM_SY_SYNC_HWM__M …
#define QAM_SY_SYNC_HWM__PRE …
#define QAM_SY_UNLOCK__A …
#define QAM_SY_UNLOCK__W …
#define QAM_SY_UNLOCK__M …
#define QAM_SY_UNLOCK__PRE …
#define QAM_SY_CONTROL_WORD__A …
#define QAM_SY_CONTROL_WORD__W …
#define QAM_SY_CONTROL_WORD__M …
#define QAM_SY_CONTROL_WORD__PRE …
#define QAM_SY_CONTROL_WORD_CTRL_WORD__B …
#define QAM_SY_CONTROL_WORD_CTRL_WORD__W …
#define QAM_SY_CONTROL_WORD_CTRL_WORD__M …
#define QAM_SY_CONTROL_WORD_CTRL_WORD__PRE …
#define QAM_VD_ISS_RAM__A …
#define QAM_VD_QSS_RAM__A …
#define QAM_VD_SYM_RAM__A …
#define SCU_COMM_EXEC__A …
#define SCU_COMM_EXEC__W …
#define SCU_COMM_EXEC__M …
#define SCU_COMM_EXEC__PRE …
#define SCU_COMM_EXEC_STOP …
#define SCU_COMM_EXEC_ACTIVE …
#define SCU_COMM_EXEC_HOLD …
#define SCU_COMM_STATE__A …
#define SCU_COMM_STATE__W …
#define SCU_COMM_STATE__M …
#define SCU_COMM_STATE__PRE …
#define SCU_COMM_STATE_COMM_STATE__B …
#define SCU_COMM_STATE_COMM_STATE__W …
#define SCU_COMM_STATE_COMM_STATE__M …
#define SCU_COMM_STATE_COMM_STATE__PRE …
#define SCU_TOP_COMM_EXEC__A …
#define SCU_TOP_COMM_EXEC__W …
#define SCU_TOP_COMM_EXEC__M …
#define SCU_TOP_COMM_EXEC__PRE …
#define SCU_TOP_COMM_EXEC_STOP …
#define SCU_TOP_COMM_EXEC_ACTIVE …
#define SCU_TOP_COMM_EXEC_HOLD …
#define SCU_TOP_COMM_STATE__A …
#define SCU_TOP_COMM_STATE__W …
#define SCU_TOP_COMM_STATE__M …
#define SCU_TOP_COMM_STATE__PRE …
#define SCU_TOP_MWAIT_CTR__A …
#define SCU_TOP_MWAIT_CTR__W …
#define SCU_TOP_MWAIT_CTR__M …
#define SCU_TOP_MWAIT_CTR__PRE …
#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__B …
#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__W …
#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__M …
#define SCU_TOP_MWAIT_CTR_MWAIT_SEL__PRE …
#define SCU_TOP_MWAIT_CTR_MWAIT_SEL_TR_MW_OFF …
#define SCU_TOP_MWAIT_CTR_MWAIT_SEL_TR_MW_ON …
#define SCU_TOP_MWAIT_CTR_READY_DIS__B …
#define SCU_TOP_MWAIT_CTR_READY_DIS__W …
#define SCU_TOP_MWAIT_CTR_READY_DIS__M …
#define SCU_TOP_MWAIT_CTR_READY_DIS__PRE …
#define SCU_TOP_MWAIT_CTR_READY_DIS_NMI_ON …
#define SCU_TOP_MWAIT_CTR_READY_DIS_NMI_OFF …
#define SCU_LOW_RAM__A …
#define SCU_LOW_RAM_LOW__B …
#define SCU_LOW_RAM_LOW__W …
#define SCU_LOW_RAM_LOW__M …
#define SCU_LOW_RAM_LOW__PRE …
#define SCU_HIGH_RAM__A …
#define SCU_HIGH_RAM_HIGH__B …
#define SCU_HIGH_RAM_HIGH__W …
#define SCU_HIGH_RAM_HIGH__M …
#define SCU_HIGH_RAM_HIGH__PRE …
#define SCU_RAM_AGC_RF_MAX__A …
#define SCU_RAM_AGC_RF_MAX__W …
#define SCU_RAM_AGC_RF_MAX__M …
#define SCU_RAM_AGC_RF_MAX__PRE …
#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__A …
#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__W …
#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__M …
#define SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__PRE …
#define SCU_RAM_AGC_KI_CYCCNT__A …
#define SCU_RAM_AGC_KI_CYCCNT__W …
#define SCU_RAM_AGC_KI_CYCCNT__M …
#define SCU_RAM_AGC_KI_CYCCNT__PRE …
#define SCU_RAM_AGC_KI_CYCLEN__A …
#define SCU_RAM_AGC_KI_CYCLEN__W …
#define SCU_RAM_AGC_KI_CYCLEN__M …
#define SCU_RAM_AGC_KI_CYCLEN__PRE …
#define SCU_RAM_AGC_SNS_CYCLEN__A …
#define SCU_RAM_AGC_SNS_CYCLEN__W …
#define SCU_RAM_AGC_SNS_CYCLEN__M …
#define SCU_RAM_AGC_SNS_CYCLEN__PRE …
#define SCU_RAM_AGC_RF_SNS_DEV_MAX__A …
#define SCU_RAM_AGC_RF_SNS_DEV_MAX__W …
#define SCU_RAM_AGC_RF_SNS_DEV_MAX__M …
#define SCU_RAM_AGC_RF_SNS_DEV_MAX__PRE …
#define SCU_RAM_AGC_RF_SNS_DEV_MIN__A …
#define SCU_RAM_AGC_RF_SNS_DEV_MIN__W …
#define SCU_RAM_AGC_RF_SNS_DEV_MIN__M …
#define SCU_RAM_AGC_RF_SNS_DEV_MIN__PRE …
#define SCU_RAM_AGC_KI__A …
#define SCU_RAM_AGC_KI__W …
#define SCU_RAM_AGC_KI__M …
#define SCU_RAM_AGC_KI__PRE …
#define SCU_RAM_AGC_KI_DGAIN__B …
#define SCU_RAM_AGC_KI_DGAIN__W …
#define SCU_RAM_AGC_KI_DGAIN__M …
#define SCU_RAM_AGC_KI_DGAIN__PRE …
#define SCU_RAM_AGC_KI_RF__B …
#define SCU_RAM_AGC_KI_RF__W …
#define SCU_RAM_AGC_KI_RF__M …
#define SCU_RAM_AGC_KI_RF__PRE …
#define SCU_RAM_AGC_KI_IF__B …
#define SCU_RAM_AGC_KI_IF__W …
#define SCU_RAM_AGC_KI_IF__M …
#define SCU_RAM_AGC_KI_IF__PRE …
#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__B …
#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__W …
#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__M …
#define SCU_RAM_AGC_KI_IF_AGC_DISABLE__PRE …
#define SCU_RAM_AGC_KI_INV_IF_POL__B …
#define SCU_RAM_AGC_KI_INV_IF_POL__W …
#define SCU_RAM_AGC_KI_INV_IF_POL__M …
#define SCU_RAM_AGC_KI_INV_IF_POL__PRE …
#define SCU_RAM_AGC_KI_INV_RF_POL__B …
#define SCU_RAM_AGC_KI_INV_RF_POL__W …
#define SCU_RAM_AGC_KI_INV_RF_POL__M …
#define SCU_RAM_AGC_KI_INV_RF_POL__PRE …
#define SCU_RAM_AGC_KI_RED__A …
#define SCU_RAM_AGC_KI_RED__W …
#define SCU_RAM_AGC_KI_RED__M …
#define SCU_RAM_AGC_KI_RED__PRE …
#define SCU_RAM_AGC_KI_RED_INNER_RED__B …
#define SCU_RAM_AGC_KI_RED_INNER_RED__W …
#define SCU_RAM_AGC_KI_RED_INNER_RED__M …
#define SCU_RAM_AGC_KI_RED_INNER_RED__PRE …
#define SCU_RAM_AGC_KI_RED_RAGC_RED__B …
#define SCU_RAM_AGC_KI_RED_RAGC_RED__W …
#define SCU_RAM_AGC_KI_RED_RAGC_RED__M …
#define SCU_RAM_AGC_KI_RED_RAGC_RED__PRE …
#define SCU_RAM_AGC_KI_RED_IAGC_RED__B …
#define SCU_RAM_AGC_KI_RED_IAGC_RED__W …
#define SCU_RAM_AGC_KI_RED_IAGC_RED__M …
#define SCU_RAM_AGC_KI_RED_IAGC_RED__PRE …
#define SCU_RAM_AGC_KI_INNERGAIN_MIN__A …
#define SCU_RAM_AGC_KI_INNERGAIN_MIN__W …
#define SCU_RAM_AGC_KI_INNERGAIN_MIN__M …
#define SCU_RAM_AGC_KI_INNERGAIN_MIN__PRE …
#define SCU_RAM_AGC_KI_MINGAIN__A …
#define SCU_RAM_AGC_KI_MINGAIN__W …
#define SCU_RAM_AGC_KI_MINGAIN__M …
#define SCU_RAM_AGC_KI_MINGAIN__PRE …
#define SCU_RAM_AGC_KI_MAXGAIN__A …
#define SCU_RAM_AGC_KI_MAXGAIN__W …
#define SCU_RAM_AGC_KI_MAXGAIN__M …
#define SCU_RAM_AGC_KI_MAXGAIN__PRE …
#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__A …
#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__W …
#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__M …
#define SCU_RAM_AGC_KI_MAXMINGAIN_TH__PRE …
#define SCU_RAM_AGC_KI_MIN__A …
#define SCU_RAM_AGC_KI_MIN__W …
#define SCU_RAM_AGC_KI_MIN__M …
#define SCU_RAM_AGC_KI_MIN__PRE …
#define SCU_RAM_AGC_KI_MIN_DGAIN__B …
#define SCU_RAM_AGC_KI_MIN_DGAIN__W …
#define SCU_RAM_AGC_KI_MIN_DGAIN__M …
#define SCU_RAM_AGC_KI_MIN_DGAIN__PRE …
#define SCU_RAM_AGC_KI_MIN_RF__B …
#define SCU_RAM_AGC_KI_MIN_RF__W …
#define SCU_RAM_AGC_KI_MIN_RF__M …
#define SCU_RAM_AGC_KI_MIN_RF__PRE …
#define SCU_RAM_AGC_KI_MIN_IF__B …
#define SCU_RAM_AGC_KI_MIN_IF__W …
#define SCU_RAM_AGC_KI_MIN_IF__M …
#define SCU_RAM_AGC_KI_MIN_IF__PRE …
#define SCU_RAM_AGC_KI_MAX__A …
#define SCU_RAM_AGC_KI_MAX__W …
#define SCU_RAM_AGC_KI_MAX__M …
#define SCU_RAM_AGC_KI_MAX__PRE …
#define SCU_RAM_AGC_KI_MAX_DGAIN__B …
#define SCU_RAM_AGC_KI_MAX_DGAIN__W …
#define SCU_RAM_AGC_KI_MAX_DGAIN__M …
#define SCU_RAM_AGC_KI_MAX_DGAIN__PRE …
#define SCU_RAM_AGC_KI_MAX_RF__B …
#define SCU_RAM_AGC_KI_MAX_RF__W …
#define SCU_RAM_AGC_KI_MAX_RF__M …
#define SCU_RAM_AGC_KI_MAX_RF__PRE …
#define SCU_RAM_AGC_KI_MAX_IF__B …
#define SCU_RAM_AGC_KI_MAX_IF__W …
#define SCU_RAM_AGC_KI_MAX_IF__M …
#define SCU_RAM_AGC_KI_MAX_IF__PRE …
#define SCU_RAM_AGC_CLP_SUM__A …
#define SCU_RAM_AGC_CLP_SUM__W …
#define SCU_RAM_AGC_CLP_SUM__M …
#define SCU_RAM_AGC_CLP_SUM__PRE …
#define SCU_RAM_AGC_CLP_SUM_MIN__A …
#define SCU_RAM_AGC_CLP_SUM_MIN__W …
#define SCU_RAM_AGC_CLP_SUM_MIN__M …
#define SCU_RAM_AGC_CLP_SUM_MIN__PRE …
#define SCU_RAM_AGC_CLP_SUM_MAX__A …
#define SCU_RAM_AGC_CLP_SUM_MAX__W …
#define SCU_RAM_AGC_CLP_SUM_MAX__M …
#define SCU_RAM_AGC_CLP_SUM_MAX__PRE …
#define SCU_RAM_AGC_CLP_CYCLEN__A …
#define SCU_RAM_AGC_CLP_CYCLEN__W …
#define SCU_RAM_AGC_CLP_CYCLEN__M …
#define SCU_RAM_AGC_CLP_CYCLEN__PRE …
#define SCU_RAM_AGC_CLP_CYCCNT__A …
#define SCU_RAM_AGC_CLP_CYCCNT__W …
#define SCU_RAM_AGC_CLP_CYCCNT__M …
#define SCU_RAM_AGC_CLP_CYCCNT__PRE …
#define SCU_RAM_AGC_CLP_DIR_TO__A …
#define SCU_RAM_AGC_CLP_DIR_TO__W …
#define SCU_RAM_AGC_CLP_DIR_TO__M …
#define SCU_RAM_AGC_CLP_DIR_TO__PRE …
#define SCU_RAM_AGC_CLP_DIR_WD__A …
#define SCU_RAM_AGC_CLP_DIR_WD__W …
#define SCU_RAM_AGC_CLP_DIR_WD__M …
#define SCU_RAM_AGC_CLP_DIR_WD__PRE …
#define SCU_RAM_AGC_CLP_DIR_STP__A …
#define SCU_RAM_AGC_CLP_DIR_STP__W …
#define SCU_RAM_AGC_CLP_DIR_STP__M …
#define SCU_RAM_AGC_CLP_DIR_STP__PRE …
#define SCU_RAM_AGC_SNS_SUM__A …
#define SCU_RAM_AGC_SNS_SUM__W …
#define SCU_RAM_AGC_SNS_SUM__M …
#define SCU_RAM_AGC_SNS_SUM__PRE …
#define SCU_RAM_AGC_SNS_SUM_MIN__A …
#define SCU_RAM_AGC_SNS_SUM_MIN__W …
#define SCU_RAM_AGC_SNS_SUM_MIN__M …
#define SCU_RAM_AGC_SNS_SUM_MIN__PRE …
#define SCU_RAM_AGC_SNS_SUM_MAX__A …
#define SCU_RAM_AGC_SNS_SUM_MAX__W …
#define SCU_RAM_AGC_SNS_SUM_MAX__M …
#define SCU_RAM_AGC_SNS_SUM_MAX__PRE …
#define SCU_RAM_AGC_SNS_CYCCNT__A …
#define SCU_RAM_AGC_SNS_CYCCNT__W …
#define SCU_RAM_AGC_SNS_CYCCNT__M …
#define SCU_RAM_AGC_SNS_CYCCNT__PRE …
#define SCU_RAM_AGC_SNS_DIR_TO__A …
#define SCU_RAM_AGC_SNS_DIR_TO__W …
#define SCU_RAM_AGC_SNS_DIR_TO__M …
#define SCU_RAM_AGC_SNS_DIR_TO__PRE …
#define SCU_RAM_AGC_SNS_DIR_WD__A …
#define SCU_RAM_AGC_SNS_DIR_WD__W …
#define SCU_RAM_AGC_SNS_DIR_WD__M …
#define SCU_RAM_AGC_SNS_DIR_WD__PRE …
#define SCU_RAM_AGC_SNS_DIR_STP__A …
#define SCU_RAM_AGC_SNS_DIR_STP__W …
#define SCU_RAM_AGC_SNS_DIR_STP__M …
#define SCU_RAM_AGC_SNS_DIR_STP__PRE …
#define SCU_RAM_AGC_INGAIN__A …
#define SCU_RAM_AGC_INGAIN__W …
#define SCU_RAM_AGC_INGAIN__M …
#define SCU_RAM_AGC_INGAIN__PRE …
#define SCU_RAM_AGC_INGAIN_TGT__A …
#define SCU_RAM_AGC_INGAIN_TGT__W …
#define SCU_RAM_AGC_INGAIN_TGT__M …
#define SCU_RAM_AGC_INGAIN_TGT__PRE …
#define SCU_RAM_AGC_INGAIN_TGT_MIN__A …
#define SCU_RAM_AGC_INGAIN_TGT_MIN__W …
#define SCU_RAM_AGC_INGAIN_TGT_MIN__M …
#define SCU_RAM_AGC_INGAIN_TGT_MIN__PRE …
#define SCU_RAM_AGC_INGAIN_TGT_MAX__A …
#define SCU_RAM_AGC_INGAIN_TGT_MAX__W …
#define SCU_RAM_AGC_INGAIN_TGT_MAX__M …
#define SCU_RAM_AGC_INGAIN_TGT_MAX__PRE …
#define SCU_RAM_AGC_IF_IACCU_HI__A …
#define SCU_RAM_AGC_IF_IACCU_HI__W …
#define SCU_RAM_AGC_IF_IACCU_HI__M …
#define SCU_RAM_AGC_IF_IACCU_HI__PRE …
#define SCU_RAM_AGC_IF_IACCU_LO__A …
#define SCU_RAM_AGC_IF_IACCU_LO__W …
#define SCU_RAM_AGC_IF_IACCU_LO__M …
#define SCU_RAM_AGC_IF_IACCU_LO__PRE …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT__A …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT__W …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT__M …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT__PRE …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__A …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__W …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__M …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__PRE …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__W …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__M …
#define SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__PRE …
#define SCU_RAM_AGC_RF_IACCU_HI__A …
#define SCU_RAM_AGC_RF_IACCU_HI__W …
#define SCU_RAM_AGC_RF_IACCU_HI__M …
#define SCU_RAM_AGC_RF_IACCU_HI__PRE …
#define SCU_RAM_AGC_RF_IACCU_LO__A …
#define SCU_RAM_AGC_RF_IACCU_LO__W …
#define SCU_RAM_AGC_RF_IACCU_LO__M …
#define SCU_RAM_AGC_RF_IACCU_LO__PRE …
#define SCU_RAM_AGC_RF_IACCU_HI_CO__A …
#define SCU_RAM_AGC_RF_IACCU_HI_CO__W …
#define SCU_RAM_AGC_RF_IACCU_HI_CO__M …
#define SCU_RAM_AGC_RF_IACCU_HI_CO__PRE …
#define SCU_RAM_SP__A …
#define SCU_RAM_SP__W …
#define SCU_RAM_SP__M …
#define SCU_RAM_SP__PRE …
#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A …
#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__W …
#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__M …
#define SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__PRE …
#define SCU_RAM_AGC_KI_MIN_IFGAIN__A …
#define SCU_RAM_AGC_KI_MIN_IFGAIN__W …
#define SCU_RAM_AGC_KI_MIN_IFGAIN__M …
#define SCU_RAM_AGC_KI_MIN_IFGAIN__PRE …
#define SCU_RAM_AGC_KI_MAX_IFGAIN__A …
#define SCU_RAM_AGC_KI_MAX_IFGAIN__W …
#define SCU_RAM_AGC_KI_MAX_IFGAIN__M …
#define SCU_RAM_AGC_KI_MAX_IFGAIN__PRE …
#define SCU_RAM_FEC_MEAS_COUNT__A …
#define SCU_RAM_FEC_MEAS_COUNT__W …
#define SCU_RAM_FEC_MEAS_COUNT__M …
#define SCU_RAM_FEC_MEAS_COUNT__PRE …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__A …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__W …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__M …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_LO__PRE …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__A …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__W …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__M …
#define SCU_RAM_FEC_ACCUM_CW_CORRECTED_HI__PRE …
#define SCU_RAM_GPIO__A …
#define SCU_RAM_GPIO__W …
#define SCU_RAM_GPIO__M …
#define SCU_RAM_GPIO__PRE …
#define SCU_RAM_GPIO_HW_LOCK_IND__B …
#define SCU_RAM_GPIO_HW_LOCK_IND__W …
#define SCU_RAM_GPIO_HW_LOCK_IND__M …
#define SCU_RAM_GPIO_HW_LOCK_IND__PRE …
#define SCU_RAM_GPIO_HW_LOCK_IND_DISABLE …
#define SCU_RAM_GPIO_HW_LOCK_IND_ENABLE …
#define SCU_RAM_AGC_CLP_CTRL_MODE__A …
#define SCU_RAM_AGC_CLP_CTRL_MODE__W …
#define SCU_RAM_AGC_CLP_CTRL_MODE__M …
#define SCU_RAM_AGC_CLP_CTRL_MODE__PRE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__B …
#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__W …
#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__M …
#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW__PRE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW_false …
#define SCU_RAM_AGC_CLP_CTRL_MODE_NARROW_POW_true …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__B …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__W …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__M …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP__PRE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP_FCC_ENABLE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_BP_FCC_DISABLE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__B …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__W …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__M …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC__PRE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC_DEC_DISABLE …
#define SCU_RAM_AGC_CLP_CTRL_MODE_FAST_CLP_DEC_DEC_ENABLE …
#define SCU_RAM_AGC_KI_MIN_RFGAIN__A …
#define SCU_RAM_AGC_KI_MIN_RFGAIN__W …
#define SCU_RAM_AGC_KI_MIN_RFGAIN__M …
#define SCU_RAM_AGC_KI_MIN_RFGAIN__PRE …
#define SCU_RAM_AGC_KI_MAX_RFGAIN__A …
#define SCU_RAM_AGC_KI_MAX_RFGAIN__W …
#define SCU_RAM_AGC_KI_MAX_RFGAIN__M …
#define SCU_RAM_AGC_KI_MAX_RFGAIN__PRE …
#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__A …
#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__W …
#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__M …
#define SCU_RAM_FEC_ACCUM_PKT_FAILURES__PRE …
#define SCU_RAM_INHIBIT_1__A …
#define SCU_RAM_INHIBIT_1__W …
#define SCU_RAM_INHIBIT_1__M …
#define SCU_RAM_INHIBIT_1__PRE …
#define SCU_RAM_HTOL_BUF_0__A …
#define SCU_RAM_HTOL_BUF_0__W …
#define SCU_RAM_HTOL_BUF_0__M …
#define SCU_RAM_HTOL_BUF_0__PRE …
#define SCU_RAM_HTOL_BUF_1__A …
#define SCU_RAM_HTOL_BUF_1__W …
#define SCU_RAM_HTOL_BUF_1__M …
#define SCU_RAM_HTOL_BUF_1__PRE …
#define SCU_RAM_INHIBIT_2__A …
#define SCU_RAM_INHIBIT_2__W …
#define SCU_RAM_INHIBIT_2__M …
#define SCU_RAM_INHIBIT_2__PRE …
#define SCU_RAM_TR_SHORT_BUF_0__A …
#define SCU_RAM_TR_SHORT_BUF_0__W …
#define SCU_RAM_TR_SHORT_BUF_0__M …
#define SCU_RAM_TR_SHORT_BUF_0__PRE …
#define SCU_RAM_TR_SHORT_BUF_1__A …
#define SCU_RAM_TR_SHORT_BUF_1__W …
#define SCU_RAM_TR_SHORT_BUF_1__M …
#define SCU_RAM_TR_SHORT_BUF_1__PRE …
#define SCU_RAM_TR_LONG_BUF_0__A …
#define SCU_RAM_TR_LONG_BUF_0__W …
#define SCU_RAM_TR_LONG_BUF_0__M …
#define SCU_RAM_TR_LONG_BUF_0__PRE …
#define SCU_RAM_TR_LONG_BUF_1__A …
#define SCU_RAM_TR_LONG_BUF_1__W …
#define SCU_RAM_TR_LONG_BUF_1__M …
#define SCU_RAM_TR_LONG_BUF_1__PRE …
#define SCU_RAM_TR_LONG_BUF_2__A …
#define SCU_RAM_TR_LONG_BUF_2__W …
#define SCU_RAM_TR_LONG_BUF_2__M …
#define SCU_RAM_TR_LONG_BUF_2__PRE …
#define SCU_RAM_TR_LONG_BUF_3__A …
#define SCU_RAM_TR_LONG_BUF_3__W …
#define SCU_RAM_TR_LONG_BUF_3__M …
#define SCU_RAM_TR_LONG_BUF_3__PRE …
#define SCU_RAM_TR_LONG_BUF_4__A …
#define SCU_RAM_TR_LONG_BUF_4__W …
#define SCU_RAM_TR_LONG_BUF_4__M …
#define SCU_RAM_TR_LONG_BUF_4__PRE …
#define SCU_RAM_TR_LONG_BUF_5__A …
#define SCU_RAM_TR_LONG_BUF_5__W …
#define SCU_RAM_TR_LONG_BUF_5__M …
#define SCU_RAM_TR_LONG_BUF_5__PRE …
#define SCU_RAM_TR_LONG_BUF_6__A …
#define SCU_RAM_TR_LONG_BUF_6__W …
#define SCU_RAM_TR_LONG_BUF_6__M …
#define SCU_RAM_TR_LONG_BUF_6__PRE …
#define SCU_RAM_TR_LONG_BUF_7__A …
#define SCU_RAM_TR_LONG_BUF_7__W …
#define SCU_RAM_TR_LONG_BUF_7__M …
#define SCU_RAM_TR_LONG_BUF_7__PRE …
#define SCU_RAM_TR_LONG_BUF_8__A …
#define SCU_RAM_TR_LONG_BUF_8__W …
#define SCU_RAM_TR_LONG_BUF_8__M …
#define SCU_RAM_TR_LONG_BUF_8__PRE …
#define SCU_RAM_TR_LONG_BUF_9__A …
#define SCU_RAM_TR_LONG_BUF_9__W …
#define SCU_RAM_TR_LONG_BUF_9__M …
#define SCU_RAM_TR_LONG_BUF_9__PRE …
#define SCU_RAM_TR_LONG_BUF_10__A …
#define SCU_RAM_TR_LONG_BUF_10__W …
#define SCU_RAM_TR_LONG_BUF_10__M …
#define SCU_RAM_TR_LONG_BUF_10__PRE …
#define SCU_RAM_TR_LONG_BUF_11__A …
#define SCU_RAM_TR_LONG_BUF_11__W …
#define SCU_RAM_TR_LONG_BUF_11__M …
#define SCU_RAM_TR_LONG_BUF_11__PRE …
#define SCU_RAM_TR_LONG_BUF_12__A …
#define SCU_RAM_TR_LONG_BUF_12__W …
#define SCU_RAM_TR_LONG_BUF_12__M …
#define SCU_RAM_TR_LONG_BUF_12__PRE …
#define SCU_RAM_TR_LONG_BUF_13__A …
#define SCU_RAM_TR_LONG_BUF_13__W …
#define SCU_RAM_TR_LONG_BUF_13__M …
#define SCU_RAM_TR_LONG_BUF_13__PRE …
#define SCU_RAM_TR_LONG_BUF_14__A …
#define SCU_RAM_TR_LONG_BUF_14__W …
#define SCU_RAM_TR_LONG_BUF_14__M …
#define SCU_RAM_TR_LONG_BUF_14__PRE …
#define SCU_RAM_TR_LONG_BUF_15__A …
#define SCU_RAM_TR_LONG_BUF_15__W …
#define SCU_RAM_TR_LONG_BUF_15__M …
#define SCU_RAM_TR_LONG_BUF_15__PRE …
#define SCU_RAM_TR_LONG_BUF_16__A …
#define SCU_RAM_TR_LONG_BUF_16__W …
#define SCU_RAM_TR_LONG_BUF_16__M …
#define SCU_RAM_TR_LONG_BUF_16__PRE …
#define SCU_RAM_TR_LONG_BUF_17__A …
#define SCU_RAM_TR_LONG_BUF_17__W …
#define SCU_RAM_TR_LONG_BUF_17__M …
#define SCU_RAM_TR_LONG_BUF_17__PRE …
#define SCU_RAM_TR_LONG_BUF_18__A …
#define SCU_RAM_TR_LONG_BUF_18__W …
#define SCU_RAM_TR_LONG_BUF_18__M …
#define SCU_RAM_TR_LONG_BUF_18__PRE …
#define SCU_RAM_TR_LONG_BUF_19__A …
#define SCU_RAM_TR_LONG_BUF_19__W …
#define SCU_RAM_TR_LONG_BUF_19__M …
#define SCU_RAM_TR_LONG_BUF_19__PRE …
#define SCU_RAM_TR_LONG_BUF_20__A …
#define SCU_RAM_TR_LONG_BUF_20__W …
#define SCU_RAM_TR_LONG_BUF_20__M …
#define SCU_RAM_TR_LONG_BUF_20__PRE …
#define SCU_RAM_TR_LONG_BUF_21__A …
#define SCU_RAM_TR_LONG_BUF_21__W …
#define SCU_RAM_TR_LONG_BUF_21__M …
#define SCU_RAM_TR_LONG_BUF_21__PRE …
#define SCU_RAM_TR_LONG_BUF_22__A …
#define SCU_RAM_TR_LONG_BUF_22__W …
#define SCU_RAM_TR_LONG_BUF_22__M …
#define SCU_RAM_TR_LONG_BUF_22__PRE …
#define SCU_RAM_TR_LONG_BUF_23__A …
#define SCU_RAM_TR_LONG_BUF_23__W …
#define SCU_RAM_TR_LONG_BUF_23__M …
#define SCU_RAM_TR_LONG_BUF_23__PRE …
#define SCU_RAM_TR_LONG_BUF_24__A …
#define SCU_RAM_TR_LONG_BUF_24__W …
#define SCU_RAM_TR_LONG_BUF_24__M …
#define SCU_RAM_TR_LONG_BUF_24__PRE …
#define SCU_RAM_TR_LONG_BUF_25__A …
#define SCU_RAM_TR_LONG_BUF_25__W …
#define SCU_RAM_TR_LONG_BUF_25__M …
#define SCU_RAM_TR_LONG_BUF_25__PRE …
#define SCU_RAM_TR_LONG_BUF_26__A …
#define SCU_RAM_TR_LONG_BUF_26__W …
#define SCU_RAM_TR_LONG_BUF_26__M …
#define SCU_RAM_TR_LONG_BUF_26__PRE …
#define SCU_RAM_TR_LONG_BUF_27__A …
#define SCU_RAM_TR_LONG_BUF_27__W …
#define SCU_RAM_TR_LONG_BUF_27__M …
#define SCU_RAM_TR_LONG_BUF_27__PRE …
#define SCU_RAM_TR_LONG_BUF_28__A …
#define SCU_RAM_TR_LONG_BUF_28__W …
#define SCU_RAM_TR_LONG_BUF_28__M …
#define SCU_RAM_TR_LONG_BUF_28__PRE …
#define SCU_RAM_TR_LONG_BUF_29__A …
#define SCU_RAM_TR_LONG_BUF_29__W …
#define SCU_RAM_TR_LONG_BUF_29__M …
#define SCU_RAM_TR_LONG_BUF_29__PRE …
#define SCU_RAM_TR_LONG_BUF_30__A …
#define SCU_RAM_TR_LONG_BUF_30__W …
#define SCU_RAM_TR_LONG_BUF_30__M …
#define SCU_RAM_TR_LONG_BUF_30__PRE …
#define SCU_RAM_TR_LONG_BUF_31__A …
#define SCU_RAM_TR_LONG_BUF_31__W …
#define SCU_RAM_TR_LONG_BUF_31__M …
#define SCU_RAM_TR_LONG_BUF_31__PRE …
#define SCU_RAM_ATV_AMS_MAX__A …
#define SCU_RAM_ATV_AMS_MAX__W …
#define SCU_RAM_ATV_AMS_MAX__M …
#define SCU_RAM_ATV_AMS_MAX__PRE …
#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__B …
#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__W …
#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__M …
#define SCU_RAM_ATV_AMS_MAX_AMS_MAX__PRE …
#define SCU_RAM_ATV_AMS_MIN__A …
#define SCU_RAM_ATV_AMS_MIN__W …
#define SCU_RAM_ATV_AMS_MIN__M …
#define SCU_RAM_ATV_AMS_MIN__PRE …
#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__B …
#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__W …
#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__M …
#define SCU_RAM_ATV_AMS_MIN_AMS_MIN__PRE …
#define SCU_RAM_ATV_FIELD_CNT__A …
#define SCU_RAM_ATV_FIELD_CNT__W …
#define SCU_RAM_ATV_FIELD_CNT__M …
#define SCU_RAM_ATV_FIELD_CNT__PRE …
#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__B …
#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__W …
#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__M …
#define SCU_RAM_ATV_FIELD_CNT_FIELD_CNT__PRE …
#define SCU_RAM_ATV_AAGC_FAST__A …
#define SCU_RAM_ATV_AAGC_FAST__W …
#define SCU_RAM_ATV_AAGC_FAST__M …
#define SCU_RAM_ATV_AAGC_FAST__PRE …
#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__B …
#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__W …
#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__M …
#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST__PRE …
#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST_OFF …
#define SCU_RAM_ATV_AAGC_FAST_AAGC_FAST_ON …
#define SCU_RAM_ATV_AAGC_LP2__A …
#define SCU_RAM_ATV_AAGC_LP2__W …
#define SCU_RAM_ATV_AAGC_LP2__M …
#define SCU_RAM_ATV_AAGC_LP2__PRE …
#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__B …
#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__W …
#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__M …
#define SCU_RAM_ATV_AAGC_LP2_AAGC_LP2__PRE …
#define SCU_RAM_ATV_BP_LVL__A …
#define SCU_RAM_ATV_BP_LVL__W …
#define SCU_RAM_ATV_BP_LVL__M …
#define SCU_RAM_ATV_BP_LVL__PRE …
#define SCU_RAM_ATV_BP_LVL_BP_LVL__B …
#define SCU_RAM_ATV_BP_LVL_BP_LVL__W …
#define SCU_RAM_ATV_BP_LVL_BP_LVL__M …
#define SCU_RAM_ATV_BP_LVL_BP_LVL__PRE …
#define SCU_RAM_ATV_BP_RELY__A …
#define SCU_RAM_ATV_BP_RELY__W …
#define SCU_RAM_ATV_BP_RELY__M …
#define SCU_RAM_ATV_BP_RELY__PRE …
#define SCU_RAM_ATV_BP_RELY_BP_RELY__B …
#define SCU_RAM_ATV_BP_RELY_BP_RELY__W …
#define SCU_RAM_ATV_BP_RELY_BP_RELY__M …
#define SCU_RAM_ATV_BP_RELY_BP_RELY__PRE …
#define SCU_RAM_ATV_BP_MTA__A …
#define SCU_RAM_ATV_BP_MTA__W …
#define SCU_RAM_ATV_BP_MTA__M …
#define SCU_RAM_ATV_BP_MTA__PRE …
#define SCU_RAM_ATV_BP_MTA_BP_MTA__B …
#define SCU_RAM_ATV_BP_MTA_BP_MTA__W …
#define SCU_RAM_ATV_BP_MTA_BP_MTA__M …
#define SCU_RAM_ATV_BP_MTA_BP_MTA__PRE …
#define SCU_RAM_ATV_BP_REF__A …
#define SCU_RAM_ATV_BP_REF__W …
#define SCU_RAM_ATV_BP_REF__M …
#define SCU_RAM_ATV_BP_REF__PRE …
#define SCU_RAM_ATV_BP_REF_BP_REF__B …
#define SCU_RAM_ATV_BP_REF_BP_REF__W …
#define SCU_RAM_ATV_BP_REF_BP_REF__M …
#define SCU_RAM_ATV_BP_REF_BP_REF__PRE …
#define SCU_RAM_ATV_BP_REF_MIN__A …
#define SCU_RAM_ATV_BP_REF_MIN__W …
#define SCU_RAM_ATV_BP_REF_MIN__M …
#define SCU_RAM_ATV_BP_REF_MIN__PRE …
#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__B …
#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__W …
#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__M …
#define SCU_RAM_ATV_BP_REF_MIN_BP_REF_MIN__PRE …
#define SCU_RAM_ATV_BP_REF_MAX__A …
#define SCU_RAM_ATV_BP_REF_MAX__W …
#define SCU_RAM_ATV_BP_REF_MAX__M …
#define SCU_RAM_ATV_BP_REF_MAX__PRE …
#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__B …
#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__W …
#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__M …
#define SCU_RAM_ATV_BP_REF_MAX_BP_REF_MAX__PRE …
#define SCU_RAM_ATV_BP_CNT__A …
#define SCU_RAM_ATV_BP_CNT__W …
#define SCU_RAM_ATV_BP_CNT__M …
#define SCU_RAM_ATV_BP_CNT__PRE …
#define SCU_RAM_ATV_BP_CNT_BP_CNT__B …
#define SCU_RAM_ATV_BP_CNT_BP_CNT__W …
#define SCU_RAM_ATV_BP_CNT_BP_CNT__M …
#define SCU_RAM_ATV_BP_CNT_BP_CNT__PRE …
#define SCU_RAM_ATV_BP_XD_CNT__A …
#define SCU_RAM_ATV_BP_XD_CNT__W …
#define SCU_RAM_ATV_BP_XD_CNT__M …
#define SCU_RAM_ATV_BP_XD_CNT__PRE …
#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__B …
#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__W …
#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__M …
#define SCU_RAM_ATV_BP_XD_CNT_BP_XD_CNT__PRE …
#define SCU_RAM_ATV_PAGC_KI_MIN__A …
#define SCU_RAM_ATV_PAGC_KI_MIN__W …
#define SCU_RAM_ATV_PAGC_KI_MIN__M …
#define SCU_RAM_ATV_PAGC_KI_MIN__PRE …
#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__B …
#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__W …
#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__M …
#define SCU_RAM_ATV_PAGC_KI_MIN_PAGC_KI_MIN__PRE …
#define SCU_RAM_ATV_BPC_KI_MIN__A …
#define SCU_RAM_ATV_BPC_KI_MIN__W …
#define SCU_RAM_ATV_BPC_KI_MIN__M …
#define SCU_RAM_ATV_BPC_KI_MIN__PRE …
#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__B …
#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__W …
#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__M …
#define SCU_RAM_ATV_BPC_KI_MIN_BPC_KI_MIN__PRE …
#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__A …
#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__W …
#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__M …
#define SCU_RAM_ORX_RF_RX_FREQUENCY_VALUE__PRE …
#define SCU_RAM_ORX_RF_RX_DATA_RATE__A …
#define SCU_RAM_ORX_RF_RX_DATA_RATE__W …
#define SCU_RAM_ORX_RF_RX_DATA_RATE__M …
#define SCU_RAM_ORX_RF_RX_DATA_RATE__PRE …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_REGSPEC …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_INVSPEC …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_REGSPEC_ALT …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_2048KBPS_INVSPEC_ALT …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_1544KBPS_REGSPEC …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_1544KBPS_INVSPEC …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_3088KBPS_REGSPEC …
#define SCU_RAM_ORX_RF_RX_DATA_RATE_3088KBPS_INVSPEC …
#define SCU_RAM_ORX_SCU_STATE__A …
#define SCU_RAM_ORX_SCU_STATE__W …
#define SCU_RAM_ORX_SCU_STATE__M …
#define SCU_RAM_ORX_SCU_STATE__PRE …
#define SCU_RAM_ORX_SCU_STATE_RESET …
#define SCU_RAM_ORX_SCU_STATE_AGN_HUNT …
#define SCU_RAM_ORX_SCU_STATE_DGN_HUNT …
#define SCU_RAM_ORX_SCU_STATE_AGC_HUNT …
#define SCU_RAM_ORX_SCU_STATE_FRQ_HUNT …
#define SCU_RAM_ORX_SCU_STATE_PHA_HUNT …
#define SCU_RAM_ORX_SCU_STATE_TIM_HUNT …
#define SCU_RAM_ORX_SCU_STATE_EQU_HUNT …
#define SCU_RAM_ORX_SCU_STATE_EQT_HUNT …
#define SCU_RAM_ORX_SCU_STATE_SYNC …
#define SCU_RAM_ORX_SCU_LOCK__A …
#define SCU_RAM_ORX_SCU_LOCK__W …
#define SCU_RAM_ORX_SCU_LOCK__M …
#define SCU_RAM_ORX_SCU_LOCK__PRE …
#define SCU_RAM_ORX_TARGET_MODE__A …
#define SCU_RAM_ORX_TARGET_MODE__W …
#define SCU_RAM_ORX_TARGET_MODE__M …
#define SCU_RAM_ORX_TARGET_MODE__PRE …
#define SCU_RAM_ORX_TARGET_MODE_1544KBPS …
#define SCU_RAM_ORX_TARGET_MODE_3088KBPS …
#define SCU_RAM_ORX_TARGET_MODE_2048KBPS_SQRT …
#define SCU_RAM_ORX_TARGET_MODE_2048KBPS_RO …
#define SCU_RAM_ORX_MER_MIN_DB__A …
#define SCU_RAM_ORX_MER_MIN_DB__W …
#define SCU_RAM_ORX_MER_MIN_DB__M …
#define SCU_RAM_ORX_MER_MIN_DB__PRE …
#define SCU_RAM_ORX_RF_GAIN__A …
#define SCU_RAM_ORX_RF_GAIN__W …
#define SCU_RAM_ORX_RF_GAIN__M …
#define SCU_RAM_ORX_RF_GAIN__PRE …
#define SCU_RAM_ORX_RF_GAIN_MIN__A …
#define SCU_RAM_ORX_RF_GAIN_MIN__W …
#define SCU_RAM_ORX_RF_GAIN_MIN__M …
#define SCU_RAM_ORX_RF_GAIN_MIN__PRE …
#define SCU_RAM_ORX_RF_GAIN_MAX__A …
#define SCU_RAM_ORX_RF_GAIN_MAX__W …
#define SCU_RAM_ORX_RF_GAIN_MAX__M …
#define SCU_RAM_ORX_RF_GAIN_MAX__PRE …
#define SCU_RAM_ORX_IF_GAIN__A …
#define SCU_RAM_ORX_IF_GAIN__W …
#define SCU_RAM_ORX_IF_GAIN__M …
#define SCU_RAM_ORX_IF_GAIN__PRE …
#define SCU_RAM_ORX_IF_GAIN_MIN__A …
#define SCU_RAM_ORX_IF_GAIN_MIN__W …
#define SCU_RAM_ORX_IF_GAIN_MIN__M …
#define SCU_RAM_ORX_IF_GAIN_MIN__PRE …
#define SCU_RAM_ORX_IF_GAIN_MAX__A …
#define SCU_RAM_ORX_IF_GAIN_MAX__W …
#define SCU_RAM_ORX_IF_GAIN_MAX__M …
#define SCU_RAM_ORX_IF_GAIN_MAX__PRE …
#define SCU_RAM_ORX_AGN_HEADR__A …
#define SCU_RAM_ORX_AGN_HEADR__W …
#define SCU_RAM_ORX_AGN_HEADR__M …
#define SCU_RAM_ORX_AGN_HEADR__PRE …
#define SCU_RAM_ORX_AGN_HEADR_STP__A …
#define SCU_RAM_ORX_AGN_HEADR_STP__W …
#define SCU_RAM_ORX_AGN_HEADR_STP__M …
#define SCU_RAM_ORX_AGN_HEADR_STP__PRE …
#define SCU_RAM_ORX_AGN_KI__A …
#define SCU_RAM_ORX_AGN_KI__W …
#define SCU_RAM_ORX_AGN_KI__M …
#define SCU_RAM_ORX_AGN_KI__PRE …
#define SCU_RAM_ORX_AGN_LOCK_TH__A …
#define SCU_RAM_ORX_AGN_LOCK_TH__W …
#define SCU_RAM_ORX_AGN_LOCK_TH__M …
#define SCU_RAM_ORX_AGN_LOCK_TH__PRE …
#define SCU_RAM_ORX_AGN_LOCK_WD__A …
#define SCU_RAM_ORX_AGN_LOCK_WD__W …
#define SCU_RAM_ORX_AGN_LOCK_WD__M …
#define SCU_RAM_ORX_AGN_LOCK_WD__PRE …
#define SCU_RAM_ORX_AGN_ONLOCK_TTH__A …
#define SCU_RAM_ORX_AGN_ONLOCK_TTH__W …
#define SCU_RAM_ORX_AGN_ONLOCK_TTH__M …
#define SCU_RAM_ORX_AGN_ONLOCK_TTH__PRE …
#define SCU_RAM_ORX_AGN_UNLOCK_TTH__A …
#define SCU_RAM_ORX_AGN_UNLOCK_TTH__W …
#define SCU_RAM_ORX_AGN_UNLOCK_TTH__M …
#define SCU_RAM_ORX_AGN_UNLOCK_TTH__PRE …
#define SCU_RAM_ORX_AGN_LOCK_TOTH__A …
#define SCU_RAM_ORX_AGN_LOCK_TOTH__W …
#define SCU_RAM_ORX_AGN_LOCK_TOTH__M …
#define SCU_RAM_ORX_AGN_LOCK_TOTH__PRE …
#define SCU_RAM_ORX_AGN_LOCK_MASK__A …
#define SCU_RAM_ORX_AGN_LOCK_MASK__W …
#define SCU_RAM_ORX_AGN_LOCK_MASK__M …
#define SCU_RAM_ORX_AGN_LOCK_MASK__PRE …
#define SCU_RAM_ORX_DGN__A …
#define SCU_RAM_ORX_DGN__W …
#define SCU_RAM_ORX_DGN__M …
#define SCU_RAM_ORX_DGN__PRE …
#define SCU_RAM_ORX_DGN_MIN__A …
#define SCU_RAM_ORX_DGN_MIN__W …
#define SCU_RAM_ORX_DGN_MIN__M …
#define SCU_RAM_ORX_DGN_MIN__PRE …
#define SCU_RAM_ORX_DGN_MAX__A …
#define SCU_RAM_ORX_DGN_MAX__W …
#define SCU_RAM_ORX_DGN_MAX__M …
#define SCU_RAM_ORX_DGN_MAX__PRE …
#define SCU_RAM_ORX_DGN_AMP__A …
#define SCU_RAM_ORX_DGN_AMP__W …
#define SCU_RAM_ORX_DGN_AMP__M …
#define SCU_RAM_ORX_DGN_AMP__PRE …
#define SCU_RAM_ORX_DGN_AMPTARGET__A …
#define SCU_RAM_ORX_DGN_AMPTARGET__W …
#define SCU_RAM_ORX_DGN_AMPTARGET__M …
#define SCU_RAM_ORX_DGN_AMPTARGET__PRE …
#define SCU_RAM_ORX_DGN_KI__A …
#define SCU_RAM_ORX_DGN_KI__W …
#define SCU_RAM_ORX_DGN_KI__M …
#define SCU_RAM_ORX_DGN_KI__PRE …
#define SCU_RAM_ORX_DGN_LOCK_TH__A …
#define SCU_RAM_ORX_DGN_LOCK_TH__W …
#define SCU_RAM_ORX_DGN_LOCK_TH__M …
#define SCU_RAM_ORX_DGN_LOCK_TH__PRE …
#define SCU_RAM_ORX_DGN_LOCK_WD__A …
#define SCU_RAM_ORX_DGN_LOCK_WD__W …
#define SCU_RAM_ORX_DGN_LOCK_WD__M …
#define SCU_RAM_ORX_DGN_LOCK_WD__PRE …
#define SCU_RAM_ORX_DGN_ONLOCK_TTH__A …
#define SCU_RAM_ORX_DGN_ONLOCK_TTH__W …
#define SCU_RAM_ORX_DGN_ONLOCK_TTH__M …
#define SCU_RAM_ORX_DGN_ONLOCK_TTH__PRE …
#define SCU_RAM_ORX_DGN_UNLOCK_TTH__A …
#define SCU_RAM_ORX_DGN_UNLOCK_TTH__W …
#define SCU_RAM_ORX_DGN_UNLOCK_TTH__M …
#define SCU_RAM_ORX_DGN_UNLOCK_TTH__PRE …
#define SCU_RAM_ORX_DGN_LOCK_TOTH__A …
#define SCU_RAM_ORX_DGN_LOCK_TOTH__W …
#define SCU_RAM_ORX_DGN_LOCK_TOTH__M …
#define SCU_RAM_ORX_DGN_LOCK_TOTH__PRE …
#define SCU_RAM_ORX_DGN_LOCK_MASK__A …
#define SCU_RAM_ORX_DGN_LOCK_MASK__W …
#define SCU_RAM_ORX_DGN_LOCK_MASK__M …
#define SCU_RAM_ORX_DGN_LOCK_MASK__PRE …
#define SCU_RAM_ORX_FREQ_GAIN_CORR__A …
#define SCU_RAM_ORX_FREQ_GAIN_CORR__W …
#define SCU_RAM_ORX_FREQ_GAIN_CORR__M …
#define SCU_RAM_ORX_FREQ_GAIN_CORR__PRE …
#define SCU_RAM_ORX_FREQ_GAIN_CORR_1544KBPS …
#define SCU_RAM_ORX_FREQ_GAIN_CORR_2048KBPS …
#define SCU_RAM_ORX_FREQ_GAIN_CORR_3088KBPS …
#define SCU_RAM_ORX_FRQ_OFFSET__A …
#define SCU_RAM_ORX_FRQ_OFFSET__W …
#define SCU_RAM_ORX_FRQ_OFFSET__M …
#define SCU_RAM_ORX_FRQ_OFFSET__PRE …
#define SCU_RAM_ORX_FRQ_OFFSET_MAX__A …
#define SCU_RAM_ORX_FRQ_OFFSET_MAX__W …
#define SCU_RAM_ORX_FRQ_OFFSET_MAX__M …
#define SCU_RAM_ORX_FRQ_OFFSET_MAX__PRE …
#define SCU_RAM_ORX_FRQ_KI__A …
#define SCU_RAM_ORX_FRQ_KI__W …
#define SCU_RAM_ORX_FRQ_KI__M …
#define SCU_RAM_ORX_FRQ_KI__PRE …
#define SCU_RAM_ORX_FRQ_DIFF__A …
#define SCU_RAM_ORX_FRQ_DIFF__W …
#define SCU_RAM_ORX_FRQ_DIFF__M …
#define SCU_RAM_ORX_FRQ_DIFF__PRE …
#define SCU_RAM_ORX_FRQ_LOCK_TH__A …
#define SCU_RAM_ORX_FRQ_LOCK_TH__W …
#define SCU_RAM_ORX_FRQ_LOCK_TH__M …
#define SCU_RAM_ORX_FRQ_LOCK_TH__PRE …
#define SCU_RAM_ORX_FRQ_LOCK_WD__A …
#define SCU_RAM_ORX_FRQ_LOCK_WD__W …
#define SCU_RAM_ORX_FRQ_LOCK_WD__M …
#define SCU_RAM_ORX_FRQ_LOCK_WD__PRE …
#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__A …
#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__W …
#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__M …
#define SCU_RAM_ORX_FRQ_ONLOCK_TTH__PRE …
#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__A …
#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__W …
#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__M …
#define SCU_RAM_ORX_FRQ_UNLOCK_TTH__PRE …
#define SCU_RAM_ORX_FRQ_LOCK_TOTH__A …
#define SCU_RAM_ORX_FRQ_LOCK_TOTH__W …
#define SCU_RAM_ORX_FRQ_LOCK_TOTH__M …
#define SCU_RAM_ORX_FRQ_LOCK_TOTH__PRE …
#define SCU_RAM_ORX_FRQ_LOCK_MASK__A …
#define SCU_RAM_ORX_FRQ_LOCK_MASK__W …
#define SCU_RAM_ORX_FRQ_LOCK_MASK__M …
#define SCU_RAM_ORX_FRQ_LOCK_MASK__PRE …
#define SCU_RAM_ORX_PHA_DIFF__A …
#define SCU_RAM_ORX_PHA_DIFF__W …
#define SCU_RAM_ORX_PHA_DIFF__M …
#define SCU_RAM_ORX_PHA_DIFF__PRE …
#define SCU_RAM_ORX_PHA_LOCK_TH__A …
#define SCU_RAM_ORX_PHA_LOCK_TH__W …
#define SCU_RAM_ORX_PHA_LOCK_TH__M …
#define SCU_RAM_ORX_PHA_LOCK_TH__PRE …
#define SCU_RAM_ORX_PHA_LOCK_WD__A …
#define SCU_RAM_ORX_PHA_LOCK_WD__W …
#define SCU_RAM_ORX_PHA_LOCK_WD__M …
#define SCU_RAM_ORX_PHA_LOCK_WD__PRE …
#define SCU_RAM_ORX_PHA_ONLOCK_TTH__A …
#define SCU_RAM_ORX_PHA_ONLOCK_TTH__W …
#define SCU_RAM_ORX_PHA_ONLOCK_TTH__M …
#define SCU_RAM_ORX_PHA_ONLOCK_TTH__PRE …
#define SCU_RAM_ORX_PHA_UNLOCK_TTH__A …
#define SCU_RAM_ORX_PHA_UNLOCK_TTH__W …
#define SCU_RAM_ORX_PHA_UNLOCK_TTH__M …
#define SCU_RAM_ORX_PHA_UNLOCK_TTH__PRE …
#define SCU_RAM_ORX_PHA_LOCK_TOTH__A …
#define SCU_RAM_ORX_PHA_LOCK_TOTH__W …
#define SCU_RAM_ORX_PHA_LOCK_TOTH__M …
#define SCU_RAM_ORX_PHA_LOCK_TOTH__PRE …
#define SCU_RAM_ORX_PHA_LOCK_MASK__A …
#define SCU_RAM_ORX_PHA_LOCK_MASK__W …
#define SCU_RAM_ORX_PHA_LOCK_MASK__M …
#define SCU_RAM_ORX_PHA_LOCK_MASK__PRE …
#define SCU_RAM_ORX_TIM_OFFSET__A …
#define SCU_RAM_ORX_TIM_OFFSET__W …
#define SCU_RAM_ORX_TIM_OFFSET__M …
#define SCU_RAM_ORX_TIM_OFFSET__PRE …
#define SCU_RAM_ORX_TIM_DIFF__A …
#define SCU_RAM_ORX_TIM_DIFF__W …
#define SCU_RAM_ORX_TIM_DIFF__M …
#define SCU_RAM_ORX_TIM_DIFF__PRE …
#define SCU_RAM_ORX_TIM_LOCK_TH__A …
#define SCU_RAM_ORX_TIM_LOCK_TH__W …
#define SCU_RAM_ORX_TIM_LOCK_TH__M …
#define SCU_RAM_ORX_TIM_LOCK_TH__PRE …
#define SCU_RAM_ORX_TIM_LOCK_WD__A …
#define SCU_RAM_ORX_TIM_LOCK_WD__W …
#define SCU_RAM_ORX_TIM_LOCK_WD__M …
#define SCU_RAM_ORX_TIM_LOCK_WD__PRE …
#define SCU_RAM_ORX_TIM_ONLOCK_TTH__A …
#define SCU_RAM_ORX_TIM_ONLOCK_TTH__W …
#define SCU_RAM_ORX_TIM_ONLOCK_TTH__M …
#define SCU_RAM_ORX_TIM_ONLOCK_TTH__PRE …
#define SCU_RAM_ORX_TIM_UNLOCK_TTH__A …
#define SCU_RAM_ORX_TIM_UNLOCK_TTH__W …
#define SCU_RAM_ORX_TIM_UNLOCK_TTH__M …
#define SCU_RAM_ORX_TIM_UNLOCK_TTH__PRE …
#define SCU_RAM_ORX_TIM_LOCK_TOTH__A …
#define SCU_RAM_ORX_TIM_LOCK_TOTH__W …
#define SCU_RAM_ORX_TIM_LOCK_TOTH__M …
#define SCU_RAM_ORX_TIM_LOCK_TOTH__PRE …
#define SCU_RAM_ORX_TIM_LOCK_MASK__A …
#define SCU_RAM_ORX_TIM_LOCK_MASK__W …
#define SCU_RAM_ORX_TIM_LOCK_MASK__M …
#define SCU_RAM_ORX_TIM_LOCK_MASK__PRE …
#define SCU_RAM_ORX_EQU_DIFF__A …
#define SCU_RAM_ORX_EQU_DIFF__W …
#define SCU_RAM_ORX_EQU_DIFF__M …
#define SCU_RAM_ORX_EQU_DIFF__PRE …
#define SCU_RAM_ORX_EQU_LOCK_TH__A …
#define SCU_RAM_ORX_EQU_LOCK_TH__W …
#define SCU_RAM_ORX_EQU_LOCK_TH__M …
#define SCU_RAM_ORX_EQU_LOCK_TH__PRE …
#define SCU_RAM_ORX_EQU_LOCK_WD__A …
#define SCU_RAM_ORX_EQU_LOCK_WD__W …
#define SCU_RAM_ORX_EQU_LOCK_WD__M …
#define SCU_RAM_ORX_EQU_LOCK_WD__PRE …
#define SCU_RAM_ORX_EQU_ONLOCK_TTH__A …
#define SCU_RAM_ORX_EQU_ONLOCK_TTH__W …
#define SCU_RAM_ORX_EQU_ONLOCK_TTH__M …
#define SCU_RAM_ORX_EQU_ONLOCK_TTH__PRE …
#define SCU_RAM_ORX_EQU_UNLOCK_TTH__A …
#define SCU_RAM_ORX_EQU_UNLOCK_TTH__W …
#define SCU_RAM_ORX_EQU_UNLOCK_TTH__M …
#define SCU_RAM_ORX_EQU_UNLOCK_TTH__PRE …
#define SCU_RAM_ORX_EQU_LOCK_TOTH__A …
#define SCU_RAM_ORX_EQU_LOCK_TOTH__W …
#define SCU_RAM_ORX_EQU_LOCK_TOTH__M …
#define SCU_RAM_ORX_EQU_LOCK_TOTH__PRE …
#define SCU_RAM_ORX_EQU_LOCK_MASK__A …
#define SCU_RAM_ORX_EQU_LOCK_MASK__W …
#define SCU_RAM_ORX_EQU_LOCK_MASK__M …
#define SCU_RAM_ORX_EQU_LOCK_MASK__PRE …
#define SCU_RAM_ORX_FLT_FRQ__A …
#define SCU_RAM_ORX_FLT_FRQ__W …
#define SCU_RAM_ORX_FLT_FRQ__M …
#define SCU_RAM_ORX_FLT_FRQ__PRE …
#define SCU_RAM_ORX_RST_CPH__A …
#define SCU_RAM_ORX_RST_CPH__W …
#define SCU_RAM_ORX_RST_CPH__M …
#define SCU_RAM_ORX_RST_CPH__PRE …
#define SCU_RAM_ORX_RST_CPH_RST_CPH__B …
#define SCU_RAM_ORX_RST_CPH_RST_CPH__W …
#define SCU_RAM_ORX_RST_CPH_RST_CPH__M …
#define SCU_RAM_ORX_RST_CPH_RST_CPH__PRE …
#define SCU_RAM_ORX_RST_CTI__A …
#define SCU_RAM_ORX_RST_CTI__W …
#define SCU_RAM_ORX_RST_CTI__M …
#define SCU_RAM_ORX_RST_CTI__PRE …
#define SCU_RAM_ORX_RST_CTI_RST_CTI__B …
#define SCU_RAM_ORX_RST_CTI_RST_CTI__W …
#define SCU_RAM_ORX_RST_CTI_RST_CTI__M …
#define SCU_RAM_ORX_RST_CTI_RST_CTI__PRE …
#define SCU_RAM_ORX_RST_KRN__A …
#define SCU_RAM_ORX_RST_KRN__W …
#define SCU_RAM_ORX_RST_KRN__M …
#define SCU_RAM_ORX_RST_KRN__PRE …
#define SCU_RAM_ORX_RST_KRN_RST_KRN__B …
#define SCU_RAM_ORX_RST_KRN_RST_KRN__W …
#define SCU_RAM_ORX_RST_KRN_RST_KRN__M …
#define SCU_RAM_ORX_RST_KRN_RST_KRN__PRE …
#define SCU_RAM_ORX_RST_KRP__A …
#define SCU_RAM_ORX_RST_KRP__W …
#define SCU_RAM_ORX_RST_KRP__M …
#define SCU_RAM_ORX_RST_KRP__PRE …
#define SCU_RAM_ORX_RST_KRP_RST_KRP__B …
#define SCU_RAM_ORX_RST_KRP_RST_KRP__W …
#define SCU_RAM_ORX_RST_KRP_RST_KRP__M …
#define SCU_RAM_ORX_RST_KRP_RST_KRP__PRE …
#define SCU_RAM_ATV_STANDARD__A …
#define SCU_RAM_ATV_STANDARD__W …
#define SCU_RAM_ATV_STANDARD__M …
#define SCU_RAM_ATV_STANDARD__PRE …
#define SCU_RAM_ATV_STANDARD_STANDARD__B …
#define SCU_RAM_ATV_STANDARD_STANDARD__W …
#define SCU_RAM_ATV_STANDARD_STANDARD__M …
#define SCU_RAM_ATV_STANDARD_STANDARD__PRE …
#define SCU_RAM_ATV_STANDARD_STANDARD_MN …
#define SCU_RAM_ATV_STANDARD_STANDARD_B …
#define SCU_RAM_ATV_STANDARD_STANDARD_G …
#define SCU_RAM_ATV_STANDARD_STANDARD_DK …
#define SCU_RAM_ATV_STANDARD_STANDARD_L …
#define SCU_RAM_ATV_STANDARD_STANDARD_LP …
#define SCU_RAM_ATV_STANDARD_STANDARD_I …
#define SCU_RAM_ATV_STANDARD_STANDARD_FM …
#define SCU_RAM_ATV_DETECT__A …
#define SCU_RAM_ATV_DETECT__W …
#define SCU_RAM_ATV_DETECT__M …
#define SCU_RAM_ATV_DETECT__PRE …
#define SCU_RAM_ATV_DETECT_DETECT__B …
#define SCU_RAM_ATV_DETECT_DETECT__W …
#define SCU_RAM_ATV_DETECT_DETECT__M …
#define SCU_RAM_ATV_DETECT_DETECT__PRE …
#define SCU_RAM_ATV_DETECT_DETECT_false …
#define SCU_RAM_ATV_DETECT_DETECT_true …
#define SCU_RAM_ATV_DETECT_TH__A …
#define SCU_RAM_ATV_DETECT_TH__W …
#define SCU_RAM_ATV_DETECT_TH__M …
#define SCU_RAM_ATV_DETECT_TH__PRE …
#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__B …
#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__W …
#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__M …
#define SCU_RAM_ATV_DETECT_TH_DETECT_TH__PRE …
#define SCU_RAM_ATV_LOCK__A …
#define SCU_RAM_ATV_LOCK__W …
#define SCU_RAM_ATV_LOCK__M …
#define SCU_RAM_ATV_LOCK__PRE …
#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__B …
#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__W …
#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__M …
#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT__PRE …
#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT_NO_LOCK …
#define SCU_RAM_ATV_LOCK_CR_LOCK_BIT_LOCK …
#define SCU_RAM_ATV_LOCK_SYNC_FLAG__B …
#define SCU_RAM_ATV_LOCK_SYNC_FLAG__W …
#define SCU_RAM_ATV_LOCK_SYNC_FLAG__M …
#define SCU_RAM_ATV_LOCK_SYNC_FLAG__PRE …
#define SCU_RAM_ATV_LOCK_SYNC_FLAG_NO_SYNC …
#define SCU_RAM_ATV_LOCK_SYNC_FLAG_SYNC …
#define SCU_RAM_ATV_CR_LOCK__A …
#define SCU_RAM_ATV_CR_LOCK__W …
#define SCU_RAM_ATV_CR_LOCK__M …
#define SCU_RAM_ATV_CR_LOCK__PRE …
#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__B …
#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__W …
#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__M …
#define SCU_RAM_ATV_CR_LOCK_CR_LOCK__PRE …
#define SCU_RAM_ATV_AGC_MODE__A …
#define SCU_RAM_ATV_AGC_MODE__W …
#define SCU_RAM_ATV_AGC_MODE__M …
#define SCU_RAM_ATV_AGC_MODE__PRE …
#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__B …
#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__W …
#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__M …
#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL__PRE …
#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL_AGC_FAST …
#define SCU_RAM_ATV_AGC_MODE_VAGC_VEL_AGC_SLOW …
#define SCU_RAM_ATV_AGC_MODE_BP_EN__B …
#define SCU_RAM_ATV_AGC_MODE_BP_EN__W …
#define SCU_RAM_ATV_AGC_MODE_BP_EN__M …
#define SCU_RAM_ATV_AGC_MODE_BP_EN__PRE …
#define SCU_RAM_ATV_AGC_MODE_BP_EN_BPC_DISABLE …
#define SCU_RAM_ATV_AGC_MODE_BP_EN_BPC_ENABLE …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD__B …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD__W …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD__M …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD__PRE …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD_SIF_AGC_OFF …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD_SIF_AGC_FM …
#define SCU_RAM_ATV_AGC_MODE_SIF_STD_SIF_AGC_AM …
#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__B …
#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__W …
#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__M …
#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN__PRE …
#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN_FAGC_DISABLE …
#define SCU_RAM_ATV_AGC_MODE_FAST_VAGC_EN_FAGC_ENABLE …
#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__B …
#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__W …
#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__M …
#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP__PRE …
#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP_MWA_ENABLE …
#define SCU_RAM_ATV_AGC_MODE_MOD_WA_BP_MWA_DISABLE …
#define SCU_RAM_ATV_RSV_01__A …
#define SCU_RAM_ATV_RSV_01__W …
#define SCU_RAM_ATV_RSV_01__M …
#define SCU_RAM_ATV_RSV_01__PRE …
#define SCU_RAM_ATV_RSV_02__A …
#define SCU_RAM_ATV_RSV_02__W …
#define SCU_RAM_ATV_RSV_02__M …
#define SCU_RAM_ATV_RSV_02__PRE …
#define SCU_RAM_ATV_RSV_03__A …
#define SCU_RAM_ATV_RSV_03__W …
#define SCU_RAM_ATV_RSV_03__M …
#define SCU_RAM_ATV_RSV_03__PRE …
#define SCU_RAM_ATV_RSV_04__A …
#define SCU_RAM_ATV_RSV_04__W …
#define SCU_RAM_ATV_RSV_04__M …
#define SCU_RAM_ATV_RSV_04__PRE …
#define SCU_RAM_ATV_FAGC_TH_RED__A …
#define SCU_RAM_ATV_FAGC_TH_RED__W …
#define SCU_RAM_ATV_FAGC_TH_RED__M …
#define SCU_RAM_ATV_FAGC_TH_RED__PRE …
#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__B …
#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__W …
#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__M …
#define SCU_RAM_ATV_FAGC_TH_RED_FAGC_TH_RED__PRE …
#define SCU_RAM_ATV_AMS_MAX_REF__A …
#define SCU_RAM_ATV_AMS_MAX_REF__W …
#define SCU_RAM_ATV_AMS_MAX_REF__M …
#define SCU_RAM_ATV_AMS_MAX_REF__PRE …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__B …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__W …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__M …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF__PRE …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_BG_MN …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_DK …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_I …
#define SCU_RAM_ATV_AMS_MAX_REF_AMS_MAX_REF_LLP …
#define SCU_RAM_ATV_ACT_AMX__A …
#define SCU_RAM_ATV_ACT_AMX__W …
#define SCU_RAM_ATV_ACT_AMX__M …
#define SCU_RAM_ATV_ACT_AMX__PRE …
#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__B …
#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__W …
#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__M …
#define SCU_RAM_ATV_ACT_AMX_ACT_AMX__PRE …
#define SCU_RAM_ATV_ACT_AMI__A …
#define SCU_RAM_ATV_ACT_AMI__W …
#define SCU_RAM_ATV_ACT_AMI__M …
#define SCU_RAM_ATV_ACT_AMI__PRE …
#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__B …
#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__W …
#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__M …
#define SCU_RAM_ATV_ACT_AMI_ACT_AMI__PRE …
#define SCU_RAM_ATV_RSV_05__A …
#define SCU_RAM_ATV_RSV_05__W …
#define SCU_RAM_ATV_RSV_05__M …
#define SCU_RAM_ATV_RSV_05__PRE …
#define SCU_RAM_ATV_RSV_06__A …
#define SCU_RAM_ATV_RSV_06__W …
#define SCU_RAM_ATV_RSV_06__M …
#define SCU_RAM_ATV_RSV_06__PRE …
#define SCU_RAM_ATV_RSV_07__A …
#define SCU_RAM_ATV_RSV_07__W …
#define SCU_RAM_ATV_RSV_07__M …
#define SCU_RAM_ATV_RSV_07__PRE …
#define SCU_RAM_ATV_RSV_08__A …
#define SCU_RAM_ATV_RSV_08__W …
#define SCU_RAM_ATV_RSV_08__M …
#define SCU_RAM_ATV_RSV_08__PRE …
#define SCU_RAM_ATV_RSV_09__A …
#define SCU_RAM_ATV_RSV_09__W …
#define SCU_RAM_ATV_RSV_09__M …
#define SCU_RAM_ATV_RSV_09__PRE …
#define SCU_RAM_ATV_RSV_10__A …
#define SCU_RAM_ATV_RSV_10__W …
#define SCU_RAM_ATV_RSV_10__M …
#define SCU_RAM_ATV_RSV_10__PRE …
#define SCU_RAM_ATV_RSV_11__A …
#define SCU_RAM_ATV_RSV_11__W …
#define SCU_RAM_ATV_RSV_11__M …
#define SCU_RAM_ATV_RSV_11__PRE …
#define SCU_RAM_ATV_RSV_12__A …
#define SCU_RAM_ATV_RSV_12__W …
#define SCU_RAM_ATV_RSV_12__M …
#define SCU_RAM_ATV_RSV_12__PRE …
#define SCU_RAM_ATV_VID_GAIN_HI__A …
#define SCU_RAM_ATV_VID_GAIN_HI__W …
#define SCU_RAM_ATV_VID_GAIN_HI__M …
#define SCU_RAM_ATV_VID_GAIN_HI__PRE …
#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__B …
#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__W …
#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__M …
#define SCU_RAM_ATV_VID_GAIN_HI_VID_GAIN_HI__PRE …
#define SCU_RAM_ATV_VID_GAIN_LO__A …
#define SCU_RAM_ATV_VID_GAIN_LO__W …
#define SCU_RAM_ATV_VID_GAIN_LO__M …
#define SCU_RAM_ATV_VID_GAIN_LO__PRE …
#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__B …
#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__W …
#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__M …
#define SCU_RAM_ATV_VID_GAIN_LO_VID_GAIN_LO__PRE …
#define SCU_RAM_ATV_RSV_13__A …
#define SCU_RAM_ATV_RSV_13__W …
#define SCU_RAM_ATV_RSV_13__M …
#define SCU_RAM_ATV_RSV_13__PRE …
#define SCU_RAM_ATV_RSV_14__A …
#define SCU_RAM_ATV_RSV_14__W …
#define SCU_RAM_ATV_RSV_14__M …
#define SCU_RAM_ATV_RSV_14__PRE …
#define SCU_RAM_ATV_RSV_15__A …
#define SCU_RAM_ATV_RSV_15__W …
#define SCU_RAM_ATV_RSV_15__M …
#define SCU_RAM_ATV_RSV_15__PRE …
#define SCU_RAM_ATV_RSV_16__A …
#define SCU_RAM_ATV_RSV_16__W …
#define SCU_RAM_ATV_RSV_16__M …
#define SCU_RAM_ATV_RSV_16__PRE …
#define SCU_RAM_ATV_AAGC_CNT__A …
#define SCU_RAM_ATV_AAGC_CNT__W …
#define SCU_RAM_ATV_AAGC_CNT__M …
#define SCU_RAM_ATV_AAGC_CNT__PRE …
#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__B …
#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__W …
#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__M …
#define SCU_RAM_ATV_AAGC_CNT_AAGC_CNT__PRE …
#define SCU_RAM_ATV_SIF_GAIN__A …
#define SCU_RAM_ATV_SIF_GAIN__W …
#define SCU_RAM_ATV_SIF_GAIN__M …
#define SCU_RAM_ATV_SIF_GAIN__PRE …
#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__B …
#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__W …
#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__M …
#define SCU_RAM_ATV_SIF_GAIN_SIF_GAIN__PRE …
#define SCU_RAM_ATV_RSV_17__A …
#define SCU_RAM_ATV_RSV_17__W …
#define SCU_RAM_ATV_RSV_17__M …
#define SCU_RAM_ATV_RSV_17__PRE …
#define SCU_RAM_ATV_RSV_18__A …
#define SCU_RAM_ATV_RSV_18__W …
#define SCU_RAM_ATV_RSV_18__M …
#define SCU_RAM_ATV_RSV_18__PRE …
#define SCU_RAM_ATV_RATE_OFS__A …
#define SCU_RAM_ATV_RATE_OFS__W …
#define SCU_RAM_ATV_RATE_OFS__M …
#define SCU_RAM_ATV_RATE_OFS__PRE …
#define SCU_RAM_ATV_LO_INCR__A …
#define SCU_RAM_ATV_LO_INCR__W …
#define SCU_RAM_ATV_LO_INCR__M …
#define SCU_RAM_ATV_LO_INCR__PRE …
#define SCU_RAM_ATV_IIR_CRIT__A …
#define SCU_RAM_ATV_IIR_CRIT__W …
#define SCU_RAM_ATV_IIR_CRIT__M …
#define SCU_RAM_ATV_IIR_CRIT__PRE …
#define SCU_RAM_ATV_DEF_RATE_OFS__A …
#define SCU_RAM_ATV_DEF_RATE_OFS__W …
#define SCU_RAM_ATV_DEF_RATE_OFS__M …
#define SCU_RAM_ATV_DEF_RATE_OFS__PRE …
#define SCU_RAM_ATV_DEF_LO_INCR__A …
#define SCU_RAM_ATV_DEF_LO_INCR__W …
#define SCU_RAM_ATV_DEF_LO_INCR__M …
#define SCU_RAM_ATV_DEF_LO_INCR__PRE …
#define SCU_RAM_ATV_ENABLE_IIR_WA__A …
#define SCU_RAM_ATV_ENABLE_IIR_WA__W …
#define SCU_RAM_ATV_ENABLE_IIR_WA__M …
#define SCU_RAM_ATV_ENABLE_IIR_WA__PRE …
#define SCU_RAM_ATV_MOD_CONTROL__A …
#define SCU_RAM_ATV_MOD_CONTROL__W …
#define SCU_RAM_ATV_MOD_CONTROL__M …
#define SCU_RAM_ATV_MOD_CONTROL__PRE …
#define SCU_RAM_ATV_PAGC_KI_MAX__A …
#define SCU_RAM_ATV_PAGC_KI_MAX__W …
#define SCU_RAM_ATV_PAGC_KI_MAX__M …
#define SCU_RAM_ATV_PAGC_KI_MAX__PRE …
#define SCU_RAM_ATV_BPC_KI_MAX__A …
#define SCU_RAM_ATV_BPC_KI_MAX__W …
#define SCU_RAM_ATV_BPC_KI_MAX__M …
#define SCU_RAM_ATV_BPC_KI_MAX__PRE …
#define SCU_RAM_ATV_NAGC_KI_MAX__A …
#define SCU_RAM_ATV_NAGC_KI_MAX__W …
#define SCU_RAM_ATV_NAGC_KI_MAX__M …
#define SCU_RAM_ATV_NAGC_KI_MAX__PRE …
#define SCU_RAM_ATV_NAGC_KI_MIN__A …
#define SCU_RAM_ATV_NAGC_KI_MIN__W …
#define SCU_RAM_ATV_NAGC_KI_MIN__M …
#define SCU_RAM_ATV_NAGC_KI_MIN__PRE …
#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__B …
#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__W …
#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__M …
#define SCU_RAM_ATV_NAGC_KI_MIN_NAGC_KI_MIN__PRE …
#define SCU_RAM_ATV_KI_CHANGE_TH__A …
#define SCU_RAM_ATV_KI_CHANGE_TH__W …
#define SCU_RAM_ATV_KI_CHANGE_TH__M …
#define SCU_RAM_ATV_KI_CHANGE_TH__PRE …
#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__B …
#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__W …
#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__M …
#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH__PRE …
#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH_NEG_MOD …
#define SCU_RAM_ATV_KI_CHANGE_TH_KI_CHANGE_TH_POS_MOD …
#define SCU_RAM_QAM_PARAM_ANNEX__A …
#define SCU_RAM_QAM_PARAM_ANNEX__W …
#define SCU_RAM_QAM_PARAM_ANNEX__M …
#define SCU_RAM_QAM_PARAM_ANNEX__PRE …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT__B …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT__W …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT__M …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT__PRE …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_A …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_B …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_C …
#define SCU_RAM_QAM_PARAM_ANNEX_BIT_ANNEX_D …
#define SCU_RAM_QAM_PARAM_CONSTELLATION__A …
#define SCU_RAM_QAM_PARAM_CONSTELLATION__W …
#define SCU_RAM_QAM_PARAM_CONSTELLATION__M …
#define SCU_RAM_QAM_PARAM_CONSTELLATION__PRE …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__B …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__W …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__M …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT__PRE …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_UNKNOWN …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_16 …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_32 …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_64 …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_128 …
#define SCU_RAM_QAM_PARAM_CONSTELLATION_BIT_QAM_256 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE__A …
#define SCU_RAM_QAM_PARAM_INTERLEAVE__W …
#define SCU_RAM_QAM_PARAM_INTERLEAVE__M …
#define SCU_RAM_QAM_PARAM_INTERLEAVE__PRE …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__B …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__W …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__M …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT__PRE …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J1 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J1_V2 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J2 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I64_J2 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J3 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I32_J4 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J4 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I16_J8 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J5 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I8_J16 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J6 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J7 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I128_J8 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I12_J17 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_I5_J4 …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_UNKNOWN …
#define SCU_RAM_QAM_PARAM_INTERLEAVE_BIT_AUTO …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__A …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__W …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__M …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI__PRE …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__B …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__W …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__M …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_HI_BIT__PRE …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__A …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__W …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__M …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO__PRE …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__B …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__W …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__M …
#define SCU_RAM_QAM_PARAM_SYM_RCRATE_LO_BIT__PRE …
#define SCU_RAM_QAM_EQ_CENTERTAP__A …
#define SCU_RAM_QAM_EQ_CENTERTAP__W …
#define SCU_RAM_QAM_EQ_CENTERTAP__M …
#define SCU_RAM_QAM_EQ_CENTERTAP__PRE …
#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__B …
#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__W …
#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__M …
#define SCU_RAM_QAM_EQ_CENTERTAP_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_0__A …
#define SCU_RAM_QAM_WR_RSV_0__W …
#define SCU_RAM_QAM_WR_RSV_0__M …
#define SCU_RAM_QAM_WR_RSV_0__PRE …
#define SCU_RAM_QAM_WR_RSV_0_BIT__B …
#define SCU_RAM_QAM_WR_RSV_0_BIT__W …
#define SCU_RAM_QAM_WR_RSV_0_BIT__M …
#define SCU_RAM_QAM_WR_RSV_0_BIT__PRE …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__A …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__W …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__M …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI__PRE …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__B …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__W …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__M …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_HI_BIT__PRE …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__A …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__W …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__M …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO__PRE …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__B …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__W …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__M …
#define SCU_RAM_QAM_PARAM_ALT_RCRATE_LO_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_5__A …
#define SCU_RAM_QAM_WR_RSV_5__W …
#define SCU_RAM_QAM_WR_RSV_5__M …
#define SCU_RAM_QAM_WR_RSV_5__PRE …
#define SCU_RAM_QAM_WR_RSV_5_BIT__B …
#define SCU_RAM_QAM_WR_RSV_5_BIT__W …
#define SCU_RAM_QAM_WR_RSV_5_BIT__M …
#define SCU_RAM_QAM_WR_RSV_5_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_6__A …
#define SCU_RAM_QAM_WR_RSV_6__W …
#define SCU_RAM_QAM_WR_RSV_6__M …
#define SCU_RAM_QAM_WR_RSV_6__PRE …
#define SCU_RAM_QAM_WR_RSV_6_BIT__B …
#define SCU_RAM_QAM_WR_RSV_6_BIT__W …
#define SCU_RAM_QAM_WR_RSV_6_BIT__M …
#define SCU_RAM_QAM_WR_RSV_6_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_7__A …
#define SCU_RAM_QAM_WR_RSV_7__W …
#define SCU_RAM_QAM_WR_RSV_7__M …
#define SCU_RAM_QAM_WR_RSV_7__PRE …
#define SCU_RAM_QAM_WR_RSV_7_BIT__B …
#define SCU_RAM_QAM_WR_RSV_7_BIT__W …
#define SCU_RAM_QAM_WR_RSV_7_BIT__M …
#define SCU_RAM_QAM_WR_RSV_7_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_8__A …
#define SCU_RAM_QAM_WR_RSV_8__W …
#define SCU_RAM_QAM_WR_RSV_8__M …
#define SCU_RAM_QAM_WR_RSV_8__PRE …
#define SCU_RAM_QAM_WR_RSV_8_BIT__B …
#define SCU_RAM_QAM_WR_RSV_8_BIT__W …
#define SCU_RAM_QAM_WR_RSV_8_BIT__M …
#define SCU_RAM_QAM_WR_RSV_8_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_9__A …
#define SCU_RAM_QAM_WR_RSV_9__W …
#define SCU_RAM_QAM_WR_RSV_9__M …
#define SCU_RAM_QAM_WR_RSV_9__PRE …
#define SCU_RAM_QAM_WR_RSV_9_BIT__B …
#define SCU_RAM_QAM_WR_RSV_9_BIT__W …
#define SCU_RAM_QAM_WR_RSV_9_BIT__M …
#define SCU_RAM_QAM_WR_RSV_9_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_10__A …
#define SCU_RAM_QAM_WR_RSV_10__W …
#define SCU_RAM_QAM_WR_RSV_10__M …
#define SCU_RAM_QAM_WR_RSV_10__PRE …
#define SCU_RAM_QAM_WR_RSV_10_BIT__B …
#define SCU_RAM_QAM_WR_RSV_10_BIT__W …
#define SCU_RAM_QAM_WR_RSV_10_BIT__M …
#define SCU_RAM_QAM_WR_RSV_10_BIT__PRE …
#define SCU_RAM_QAM_FSM_FMHUM_TO__A …
#define SCU_RAM_QAM_FSM_FMHUM_TO__W …
#define SCU_RAM_QAM_FSM_FMHUM_TO__M …
#define SCU_RAM_QAM_FSM_FMHUM_TO__PRE …
#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__B …
#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__W …
#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__M …
#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT__PRE …
#define SCU_RAM_QAM_FSM_FMHUM_TO_BIT_NO_FMHUM_TO …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__W …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__M …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__PRE …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__B …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__W …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__M …
#define SCU_RAM_QAM_FSM_MEDIAN_AV_MULT_BIT__PRE …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__W …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__M …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__PRE …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__B …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__W …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__M …
#define SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT_BIT__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__B …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET1_BIT__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__B …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET2_BIT__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__B …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET3_BIT__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__B …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET4_BIT__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5__PRE …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__B …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__W …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__M …
#define SCU_RAM_QAM_FSM_LCAVG_OFFSET5_BIT__PRE …
#define SCU_RAM_QAM_FSM_STATE_TGT__A …
#define SCU_RAM_QAM_FSM_STATE_TGT__W …
#define SCU_RAM_QAM_FSM_STATE_TGT__M …
#define SCU_RAM_QAM_FSM_STATE_TGT__PRE …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__B …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__W …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__M …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT__PRE …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_AMP …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_RATE …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_FREQ …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_UPRIGHT …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_HUNTING_PHASE …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_TRACKING_PHNOISE …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_TRACKING …
#define SCU_RAM_QAM_FSM_STATE_TGT_BIT_TRACKING_BURST …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__A …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__W …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__M …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE__PRE …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__B …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__W …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__M …
#define SCU_RAM_QAM_FSM_LOCK_OVERRIDE_LCK_AMP__PRE …
#define SCU_RAM_QAM_FSM_ATH__A …
#define SCU_RAM_QAM_FSM_ATH__W …
#define SCU_RAM_QAM_FSM_ATH__M …
#define SCU_RAM_QAM_FSM_ATH__PRE …
#define SCU_RAM_QAM_FSM_ATH_BIT__B …
#define SCU_RAM_QAM_FSM_ATH_BIT__W …
#define SCU_RAM_QAM_FSM_ATH_BIT__M …
#define SCU_RAM_QAM_FSM_ATH_BIT__PRE …
#define SCU_RAM_QAM_FSM_RTH__A …
#define SCU_RAM_QAM_FSM_RTH__W …
#define SCU_RAM_QAM_FSM_RTH__M …
#define SCU_RAM_QAM_FSM_RTH__PRE …
#define SCU_RAM_QAM_FSM_RTH_BIT__B …
#define SCU_RAM_QAM_FSM_RTH_BIT__W …
#define SCU_RAM_QAM_FSM_RTH_BIT__M …
#define SCU_RAM_QAM_FSM_RTH_BIT__PRE …
#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_RTH_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_FTH__A …
#define SCU_RAM_QAM_FSM_FTH__W …
#define SCU_RAM_QAM_FSM_FTH__M …
#define SCU_RAM_QAM_FSM_FTH__PRE …
#define SCU_RAM_QAM_FSM_FTH_BIT__B …
#define SCU_RAM_QAM_FSM_FTH_BIT__W …
#define SCU_RAM_QAM_FSM_FTH_BIT__M …
#define SCU_RAM_QAM_FSM_FTH_BIT__PRE …
#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_FTH_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_PTH__A …
#define SCU_RAM_QAM_FSM_PTH__W …
#define SCU_RAM_QAM_FSM_PTH__M …
#define SCU_RAM_QAM_FSM_PTH__PRE …
#define SCU_RAM_QAM_FSM_PTH_BIT__B …
#define SCU_RAM_QAM_FSM_PTH_BIT__W …
#define SCU_RAM_QAM_FSM_PTH_BIT__M …
#define SCU_RAM_QAM_FSM_PTH_BIT__PRE …
#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_PTH_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_MTH__A …
#define SCU_RAM_QAM_FSM_MTH__W …
#define SCU_RAM_QAM_FSM_MTH__M …
#define SCU_RAM_QAM_FSM_MTH__PRE …
#define SCU_RAM_QAM_FSM_MTH_BIT__B …
#define SCU_RAM_QAM_FSM_MTH_BIT__W …
#define SCU_RAM_QAM_FSM_MTH_BIT__M …
#define SCU_RAM_QAM_FSM_MTH_BIT__PRE …
#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_MTH_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_CTH__A …
#define SCU_RAM_QAM_FSM_CTH__W …
#define SCU_RAM_QAM_FSM_CTH__M …
#define SCU_RAM_QAM_FSM_CTH__PRE …
#define SCU_RAM_QAM_FSM_CTH_BIT__B …
#define SCU_RAM_QAM_FSM_CTH_BIT__W …
#define SCU_RAM_QAM_FSM_CTH_BIT__M …
#define SCU_RAM_QAM_FSM_CTH_BIT__PRE …
#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_CTH_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_QTH__A …
#define SCU_RAM_QAM_FSM_QTH__W …
#define SCU_RAM_QAM_FSM_QTH__M …
#define SCU_RAM_QAM_FSM_QTH__PRE …
#define SCU_RAM_QAM_FSM_QTH_BIT__B …
#define SCU_RAM_QAM_FSM_QTH_BIT__W …
#define SCU_RAM_QAM_FSM_QTH_BIT__M …
#define SCU_RAM_QAM_FSM_QTH_BIT__PRE …
#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_QTH_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_RATE_LIM__A …
#define SCU_RAM_QAM_FSM_RATE_LIM__W …
#define SCU_RAM_QAM_FSM_RATE_LIM__M …
#define SCU_RAM_QAM_FSM_RATE_LIM__PRE …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__B …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__W …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__M …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT__PRE …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_RATE_LIM_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_FREQ_LIM__A …
#define SCU_RAM_QAM_FSM_FREQ_LIM__W …
#define SCU_RAM_QAM_FSM_FREQ_LIM__M …
#define SCU_RAM_QAM_FSM_FREQ_LIM__PRE …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__B …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__W …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__M …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT__PRE …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_FREQ_LIM_BIT_QAM_256 …
#define SCU_RAM_QAM_FSM_COUNT_LIM__A …
#define SCU_RAM_QAM_FSM_COUNT_LIM__W …
#define SCU_RAM_QAM_FSM_COUNT_LIM__M …
#define SCU_RAM_QAM_FSM_COUNT_LIM__PRE …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__B …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__W …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__M …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT__PRE …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_16 …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_32 …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_64 …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_128 …
#define SCU_RAM_QAM_FSM_COUNT_LIM_BIT_QAM_256 …
#define SCU_RAM_QAM_LC_CA_COARSE__A …
#define SCU_RAM_QAM_LC_CA_COARSE__W …
#define SCU_RAM_QAM_LC_CA_COARSE__M …
#define SCU_RAM_QAM_LC_CA_COARSE__PRE …
#define SCU_RAM_QAM_LC_CA_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_CA_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_CA_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_CA_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_CA_MEDIUM__A …
#define SCU_RAM_QAM_LC_CA_MEDIUM__W …
#define SCU_RAM_QAM_LC_CA_MEDIUM__M …
#define SCU_RAM_QAM_LC_CA_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_CA_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_CA_FINE__A …
#define SCU_RAM_QAM_LC_CA_FINE__W …
#define SCU_RAM_QAM_LC_CA_FINE__M …
#define SCU_RAM_QAM_LC_CA_FINE__PRE …
#define SCU_RAM_QAM_LC_CA_FINE_BIT__B …
#define SCU_RAM_QAM_LC_CA_FINE_BIT__W …
#define SCU_RAM_QAM_LC_CA_FINE_BIT__M …
#define SCU_RAM_QAM_LC_CA_FINE_BIT__PRE …
#define SCU_RAM_QAM_LC_CP_COARSE__A …
#define SCU_RAM_QAM_LC_CP_COARSE__W …
#define SCU_RAM_QAM_LC_CP_COARSE__M …
#define SCU_RAM_QAM_LC_CP_COARSE__PRE …
#define SCU_RAM_QAM_LC_CP_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_CP_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_CP_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_CP_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_CP_MEDIUM__A …
#define SCU_RAM_QAM_LC_CP_MEDIUM__W …
#define SCU_RAM_QAM_LC_CP_MEDIUM__M …
#define SCU_RAM_QAM_LC_CP_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_CP_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_CP_FINE__A …
#define SCU_RAM_QAM_LC_CP_FINE__W …
#define SCU_RAM_QAM_LC_CP_FINE__M …
#define SCU_RAM_QAM_LC_CP_FINE__PRE …
#define SCU_RAM_QAM_LC_CP_FINE_BIT__B …
#define SCU_RAM_QAM_LC_CP_FINE_BIT__W …
#define SCU_RAM_QAM_LC_CP_FINE_BIT__M …
#define SCU_RAM_QAM_LC_CP_FINE_BIT__PRE …
#define SCU_RAM_QAM_LC_CI_COARSE__A …
#define SCU_RAM_QAM_LC_CI_COARSE__W …
#define SCU_RAM_QAM_LC_CI_COARSE__M …
#define SCU_RAM_QAM_LC_CI_COARSE__PRE …
#define SCU_RAM_QAM_LC_CI_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_CI_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_CI_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_CI_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_CI_MEDIUM__A …
#define SCU_RAM_QAM_LC_CI_MEDIUM__W …
#define SCU_RAM_QAM_LC_CI_MEDIUM__M …
#define SCU_RAM_QAM_LC_CI_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_CI_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_CI_FINE__A …
#define SCU_RAM_QAM_LC_CI_FINE__W …
#define SCU_RAM_QAM_LC_CI_FINE__M …
#define SCU_RAM_QAM_LC_CI_FINE__PRE …
#define SCU_RAM_QAM_LC_CI_FINE_BIT__B …
#define SCU_RAM_QAM_LC_CI_FINE_BIT__W …
#define SCU_RAM_QAM_LC_CI_FINE_BIT__M …
#define SCU_RAM_QAM_LC_CI_FINE_BIT__PRE …
#define SCU_RAM_QAM_LC_EP_COARSE__A …
#define SCU_RAM_QAM_LC_EP_COARSE__W …
#define SCU_RAM_QAM_LC_EP_COARSE__M …
#define SCU_RAM_QAM_LC_EP_COARSE__PRE …
#define SCU_RAM_QAM_LC_EP_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_EP_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_EP_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_EP_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_EP_MEDIUM__A …
#define SCU_RAM_QAM_LC_EP_MEDIUM__W …
#define SCU_RAM_QAM_LC_EP_MEDIUM__M …
#define SCU_RAM_QAM_LC_EP_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_EP_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_EP_FINE__A …
#define SCU_RAM_QAM_LC_EP_FINE__W …
#define SCU_RAM_QAM_LC_EP_FINE__M …
#define SCU_RAM_QAM_LC_EP_FINE__PRE …
#define SCU_RAM_QAM_LC_EP_FINE_BIT__B …
#define SCU_RAM_QAM_LC_EP_FINE_BIT__W …
#define SCU_RAM_QAM_LC_EP_FINE_BIT__M …
#define SCU_RAM_QAM_LC_EP_FINE_BIT__PRE …
#define SCU_RAM_QAM_LC_EI_COARSE__A …
#define SCU_RAM_QAM_LC_EI_COARSE__W …
#define SCU_RAM_QAM_LC_EI_COARSE__M …
#define SCU_RAM_QAM_LC_EI_COARSE__PRE …
#define SCU_RAM_QAM_LC_EI_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_EI_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_EI_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_EI_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_EI_MEDIUM__A …
#define SCU_RAM_QAM_LC_EI_MEDIUM__W …
#define SCU_RAM_QAM_LC_EI_MEDIUM__M …
#define SCU_RAM_QAM_LC_EI_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_EI_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_EI_FINE__A …
#define SCU_RAM_QAM_LC_EI_FINE__W …
#define SCU_RAM_QAM_LC_EI_FINE__M …
#define SCU_RAM_QAM_LC_EI_FINE__PRE …
#define SCU_RAM_QAM_LC_EI_FINE_BIT__B …
#define SCU_RAM_QAM_LC_EI_FINE_BIT__W …
#define SCU_RAM_QAM_LC_EI_FINE_BIT__M …
#define SCU_RAM_QAM_LC_EI_FINE_BIT__PRE …
#define SCU_RAM_QAM_LC_CF_COARSE__A …
#define SCU_RAM_QAM_LC_CF_COARSE__W …
#define SCU_RAM_QAM_LC_CF_COARSE__M …
#define SCU_RAM_QAM_LC_CF_COARSE__PRE …
#define SCU_RAM_QAM_LC_CF_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_CF_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_CF_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_CF_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_CF_MEDIUM__A …
#define SCU_RAM_QAM_LC_CF_MEDIUM__W …
#define SCU_RAM_QAM_LC_CF_MEDIUM__M …
#define SCU_RAM_QAM_LC_CF_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_CF_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_CF_FINE__A …
#define SCU_RAM_QAM_LC_CF_FINE__W …
#define SCU_RAM_QAM_LC_CF_FINE__M …
#define SCU_RAM_QAM_LC_CF_FINE__PRE …
#define SCU_RAM_QAM_LC_CF_FINE_BIT__B …
#define SCU_RAM_QAM_LC_CF_FINE_BIT__W …
#define SCU_RAM_QAM_LC_CF_FINE_BIT__M …
#define SCU_RAM_QAM_LC_CF_FINE_BIT__PRE …
#define SCU_RAM_QAM_LC_CF1_COARSE__A …
#define SCU_RAM_QAM_LC_CF1_COARSE__W …
#define SCU_RAM_QAM_LC_CF1_COARSE__M …
#define SCU_RAM_QAM_LC_CF1_COARSE__PRE …
#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__B …
#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__W …
#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__M …
#define SCU_RAM_QAM_LC_CF1_COARSE_BIT__PRE …
#define SCU_RAM_QAM_LC_CF1_MEDIUM__A …
#define SCU_RAM_QAM_LC_CF1_MEDIUM__W …
#define SCU_RAM_QAM_LC_CF1_MEDIUM__M …
#define SCU_RAM_QAM_LC_CF1_MEDIUM__PRE …
#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__B …
#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__W …
#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__M …
#define SCU_RAM_QAM_LC_CF1_MEDIUM_BIT__PRE …
#define SCU_RAM_QAM_LC_CF1_FINE__A …
#define SCU_RAM_QAM_LC_CF1_FINE__W …
#define SCU_RAM_QAM_LC_CF1_FINE__M …
#define SCU_RAM_QAM_LC_CF1_FINE__PRE …
#define SCU_RAM_QAM_LC_CF1_FINE_BIT__B …
#define SCU_RAM_QAM_LC_CF1_FINE_BIT__W …
#define SCU_RAM_QAM_LC_CF1_FINE_BIT__M …
#define SCU_RAM_QAM_LC_CF1_FINE_BIT__PRE …
#define SCU_RAM_QAM_SL_SIG_POWER__A …
#define SCU_RAM_QAM_SL_SIG_POWER__W …
#define SCU_RAM_QAM_SL_SIG_POWER__M …
#define SCU_RAM_QAM_SL_SIG_POWER__PRE …
#define SCU_RAM_QAM_SL_SIG_POWER_BIT__B …
#define SCU_RAM_QAM_SL_SIG_POWER_BIT__W …
#define SCU_RAM_QAM_SL_SIG_POWER_BIT__M …
#define SCU_RAM_QAM_SL_SIG_POWER_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD0__A …
#define SCU_RAM_QAM_EQ_CMA_RAD0__W …
#define SCU_RAM_QAM_EQ_CMA_RAD0__M …
#define SCU_RAM_QAM_EQ_CMA_RAD0__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__B …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__W …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__M …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_16 …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_32 …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_64 …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_128 …
#define SCU_RAM_QAM_EQ_CMA_RAD0_BIT_QAM_256 …
#define SCU_RAM_QAM_EQ_CMA_RAD1__A …
#define SCU_RAM_QAM_EQ_CMA_RAD1__W …
#define SCU_RAM_QAM_EQ_CMA_RAD1__M …
#define SCU_RAM_QAM_EQ_CMA_RAD1__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__B …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__W …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__M …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_16 …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_32 …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_64 …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_128 …
#define SCU_RAM_QAM_EQ_CMA_RAD1_BIT_QAM_256 …
#define SCU_RAM_QAM_EQ_CMA_RAD2__A …
#define SCU_RAM_QAM_EQ_CMA_RAD2__W …
#define SCU_RAM_QAM_EQ_CMA_RAD2__M …
#define SCU_RAM_QAM_EQ_CMA_RAD2__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__B …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__W …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__M …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_16 …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_32 …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_64 …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_128 …
#define SCU_RAM_QAM_EQ_CMA_RAD2_BIT_QAM_256 …
#define SCU_RAM_QAM_EQ_CMA_RAD3__A …
#define SCU_RAM_QAM_EQ_CMA_RAD3__W …
#define SCU_RAM_QAM_EQ_CMA_RAD3__M …
#define SCU_RAM_QAM_EQ_CMA_RAD3__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__B …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__W …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__M …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_16 …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_32 …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_64 …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_128 …
#define SCU_RAM_QAM_EQ_CMA_RAD3_BIT_QAM_256 …
#define SCU_RAM_QAM_EQ_CMA_RAD4__A …
#define SCU_RAM_QAM_EQ_CMA_RAD4__W …
#define SCU_RAM_QAM_EQ_CMA_RAD4__M …
#define SCU_RAM_QAM_EQ_CMA_RAD4__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__B …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__W …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__M …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_16 …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_32 …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_64 …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_128 …
#define SCU_RAM_QAM_EQ_CMA_RAD4_BIT_QAM_256 …
#define SCU_RAM_QAM_EQ_CMA_RAD5__A …
#define SCU_RAM_QAM_EQ_CMA_RAD5__W …
#define SCU_RAM_QAM_EQ_CMA_RAD5__M …
#define SCU_RAM_QAM_EQ_CMA_RAD5__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__B …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__W …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__M …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT__PRE …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_16 …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_32 …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_64 …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_128 …
#define SCU_RAM_QAM_EQ_CMA_RAD5_BIT_QAM_256 …
#define SCU_RAM_QAM_CTL_ENA__A …
#define SCU_RAM_QAM_CTL_ENA__W …
#define SCU_RAM_QAM_CTL_ENA__M …
#define SCU_RAM_QAM_CTL_ENA__PRE …
#define SCU_RAM_QAM_CTL_ENA_AMP__B …
#define SCU_RAM_QAM_CTL_ENA_AMP__W …
#define SCU_RAM_QAM_CTL_ENA_AMP__M …
#define SCU_RAM_QAM_CTL_ENA_AMP__PRE …
#define SCU_RAM_QAM_CTL_ENA_ACQ__B …
#define SCU_RAM_QAM_CTL_ENA_ACQ__W …
#define SCU_RAM_QAM_CTL_ENA_ACQ__M …
#define SCU_RAM_QAM_CTL_ENA_ACQ__PRE …
#define SCU_RAM_QAM_CTL_ENA_EQU__B …
#define SCU_RAM_QAM_CTL_ENA_EQU__W …
#define SCU_RAM_QAM_CTL_ENA_EQU__M …
#define SCU_RAM_QAM_CTL_ENA_EQU__PRE …
#define SCU_RAM_QAM_CTL_ENA_SLC__B …
#define SCU_RAM_QAM_CTL_ENA_SLC__W …
#define SCU_RAM_QAM_CTL_ENA_SLC__M …
#define SCU_RAM_QAM_CTL_ENA_SLC__PRE …
#define SCU_RAM_QAM_CTL_ENA_LC__B …
#define SCU_RAM_QAM_CTL_ENA_LC__W …
#define SCU_RAM_QAM_CTL_ENA_LC__M …
#define SCU_RAM_QAM_CTL_ENA_LC__PRE …
#define SCU_RAM_QAM_CTL_ENA_AGC__B …
#define SCU_RAM_QAM_CTL_ENA_AGC__W …
#define SCU_RAM_QAM_CTL_ENA_AGC__M …
#define SCU_RAM_QAM_CTL_ENA_AGC__PRE …
#define SCU_RAM_QAM_CTL_ENA_FEC__B …
#define SCU_RAM_QAM_CTL_ENA_FEC__W …
#define SCU_RAM_QAM_CTL_ENA_FEC__M …
#define SCU_RAM_QAM_CTL_ENA_FEC__PRE …
#define SCU_RAM_QAM_CTL_ENA_AXIS__B …
#define SCU_RAM_QAM_CTL_ENA_AXIS__W …
#define SCU_RAM_QAM_CTL_ENA_AXIS__M …
#define SCU_RAM_QAM_CTL_ENA_AXIS__PRE …
#define SCU_RAM_QAM_CTL_ENA_FMHUM__B …
#define SCU_RAM_QAM_CTL_ENA_FMHUM__W …
#define SCU_RAM_QAM_CTL_ENA_FMHUM__M …
#define SCU_RAM_QAM_CTL_ENA_FMHUM__PRE …
#define SCU_RAM_QAM_CTL_ENA_EQTIME__B …
#define SCU_RAM_QAM_CTL_ENA_EQTIME__W …
#define SCU_RAM_QAM_CTL_ENA_EQTIME__M …
#define SCU_RAM_QAM_CTL_ENA_EQTIME__PRE …
#define SCU_RAM_QAM_CTL_ENA_EXTLCK__B …
#define SCU_RAM_QAM_CTL_ENA_EXTLCK__W …
#define SCU_RAM_QAM_CTL_ENA_EXTLCK__M …
#define SCU_RAM_QAM_CTL_ENA_EXTLCK__PRE …
#define SCU_RAM_QAM_WR_RSV_1__A …
#define SCU_RAM_QAM_WR_RSV_1__W …
#define SCU_RAM_QAM_WR_RSV_1__M …
#define SCU_RAM_QAM_WR_RSV_1__PRE …
#define SCU_RAM_QAM_WR_RSV_1_BIT__B …
#define SCU_RAM_QAM_WR_RSV_1_BIT__W …
#define SCU_RAM_QAM_WR_RSV_1_BIT__M …
#define SCU_RAM_QAM_WR_RSV_1_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_2__A …
#define SCU_RAM_QAM_WR_RSV_2__W …
#define SCU_RAM_QAM_WR_RSV_2__M …
#define SCU_RAM_QAM_WR_RSV_2__PRE …
#define SCU_RAM_QAM_WR_RSV_2_BIT__B …
#define SCU_RAM_QAM_WR_RSV_2_BIT__W …
#define SCU_RAM_QAM_WR_RSV_2_BIT__M …
#define SCU_RAM_QAM_WR_RSV_2_BIT__PRE …
#define SCU_RAM_QAM_WR_RSV_3__A …
#define SCU_RAM_QAM_WR_RSV_3__W …
#define SCU_RAM_QAM_WR_RSV_3__M …
#define SCU_RAM_QAM_WR_RSV_3__PRE …
#define SCU_RAM_QAM_WR_RSV_3_BIT__B …
#define SCU_RAM_QAM_WR_RSV_3_BIT__W …
#define SCU_RAM_QAM_WR_RSV_3_BIT__M …
#define SCU_RAM_QAM_WR_RSV_3_BIT__PRE …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__A …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__W …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__M …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION__PRE …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__B …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__W …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__M …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT__PRE …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_UNKNOWN …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_16 …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_32 …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_64 …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_128 …
#define SCU_RAM_QAM_ACTIVE_CONSTELLATION_BIT_QAM_256 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__A …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__W …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__M …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE__PRE …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__B …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__W …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__M …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT__PRE …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J1 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J1_V2 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J2 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I64_J2 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J3 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I32_J4 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J4 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I16_J8 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J5 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I8_J16 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J6 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J7 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I128_J8 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I12_J17 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_I5_J4 …
#define SCU_RAM_QAM_ACTIVE_INTERLEAVE_BIT_UNKNOWN …
#define SCU_RAM_QAM_RD_RSV_4__A …
#define SCU_RAM_QAM_RD_RSV_4__W …
#define SCU_RAM_QAM_RD_RSV_4__M …
#define SCU_RAM_QAM_RD_RSV_4__PRE …
#define SCU_RAM_QAM_RD_RSV_4_BIT__B …
#define SCU_RAM_QAM_RD_RSV_4_BIT__W …
#define SCU_RAM_QAM_RD_RSV_4_BIT__M …
#define SCU_RAM_QAM_RD_RSV_4_BIT__PRE …
#define SCU_RAM_QAM_LOCKED__A …
#define SCU_RAM_QAM_LOCKED__W …
#define SCU_RAM_QAM_LOCKED__M …
#define SCU_RAM_QAM_LOCKED__PRE …
#define SCU_RAM_QAM_LOCKED_INTLEVEL__B …
#define SCU_RAM_QAM_LOCKED_INTLEVEL__W …
#define SCU_RAM_QAM_LOCKED_INTLEVEL__M …
#define SCU_RAM_QAM_LOCKED_INTLEVEL__PRE …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_NOT_LOCKED …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_AMP_OK …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_RATE_OK …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_FREQ_OK …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_UPRIGHT_OK …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_PHNOISE_OK …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_TRACK_OK …
#define SCU_RAM_QAM_LOCKED_INTLEVEL_IMPNOISE_OK …
#define SCU_RAM_QAM_LOCKED_LOCKED__B …
#define SCU_RAM_QAM_LOCKED_LOCKED__W …
#define SCU_RAM_QAM_LOCKED_LOCKED__M …
#define SCU_RAM_QAM_LOCKED_LOCKED__PRE …
#define SCU_RAM_QAM_LOCKED_LOCKED_NOT_LOCKED …
#define SCU_RAM_QAM_LOCKED_LOCKED_DEMOD_LOCKED …
#define SCU_RAM_QAM_LOCKED_LOCKED_LOCKED …
#define SCU_RAM_QAM_LOCKED_LOCKED_NEVER_LOCK …
#define SCU_RAM_QAM_EVENTS_OCC_HI__A …
#define SCU_RAM_QAM_EVENTS_OCC_HI__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PREBER__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PACKET_FAIL__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_PRBS__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_IN__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_LOCK_OUT__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_POSTBER__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_FULL__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FIFO_EMPTY__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_GRAB__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_OC_CHANGE__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_LCK_CHG__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_FSM_CHG__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__B …
#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__W …
#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__M …
#define SCU_RAM_QAM_EVENTS_OCC_HI_RSV__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO__A …
#define SCU_RAM_QAM_EVENTS_OCC_LO__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_TIMER__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_CLIP__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SENSE__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_POWER__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MEDIAN__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_MER__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_LOOP__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_FREQWRAP__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SER__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_VD_LOCK_IN__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_IN__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_LOCK_OUT__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SY_TIME_OUT__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_SYNCWORD__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_IN__PRE …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__B …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__W …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__M …
#define SCU_RAM_QAM_EVENTS_OCC_LO_DI_LOCK_OUT__PRE …
#define SCU_RAM_QAM_EVENTS_SCHED_HI__A …
#define SCU_RAM_QAM_EVENTS_SCHED_HI__W …
#define SCU_RAM_QAM_EVENTS_SCHED_HI__M …
#define SCU_RAM_QAM_EVENTS_SCHED_HI__PRE …
#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__B …
#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__W …
#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__M …
#define SCU_RAM_QAM_EVENTS_SCHED_HI_BIT__PRE …
#define SCU_RAM_QAM_EVENTS_SCHED_LO__A …
#define SCU_RAM_QAM_EVENTS_SCHED_LO__W …
#define SCU_RAM_QAM_EVENTS_SCHED_LO__M …
#define SCU_RAM_QAM_EVENTS_SCHED_LO__PRE …
#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__B …
#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__W …
#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__M …
#define SCU_RAM_QAM_EVENTS_SCHED_LO_BIT__PRE …
#define SCU_RAM_QAM_TASKLETS_SCHED__A …
#define SCU_RAM_QAM_TASKLETS_SCHED__W …
#define SCU_RAM_QAM_TASKLETS_SCHED__M …
#define SCU_RAM_QAM_TASKLETS_SCHED__PRE …
#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__B …
#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__W …
#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__M …
#define SCU_RAM_QAM_TASKLETS_SCHED_BIT__PRE …
#define SCU_RAM_QAM_TASKLETS_RUN__A …
#define SCU_RAM_QAM_TASKLETS_RUN__W …
#define SCU_RAM_QAM_TASKLETS_RUN__M …
#define SCU_RAM_QAM_TASKLETS_RUN__PRE …
#define SCU_RAM_QAM_TASKLETS_RUN_BIT__B …
#define SCU_RAM_QAM_TASKLETS_RUN_BIT__W …
#define SCU_RAM_QAM_TASKLETS_RUN_BIT__M …
#define SCU_RAM_QAM_TASKLETS_RUN_BIT__PRE …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__A …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__W …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__M …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI__PRE …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__B …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__W …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__M …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_HI_BIT__PRE …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__A …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__W …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__M …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO__PRE …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__B …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__W …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__M …
#define SCU_RAM_QAM_ACTIVE_SYM_RCRATE_LO_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_5__A …
#define SCU_RAM_QAM_RD_RSV_5__W …
#define SCU_RAM_QAM_RD_RSV_5__M …
#define SCU_RAM_QAM_RD_RSV_5__PRE …
#define SCU_RAM_QAM_RD_RSV_5_BIT__B …
#define SCU_RAM_QAM_RD_RSV_5_BIT__W …
#define SCU_RAM_QAM_RD_RSV_5_BIT__M …
#define SCU_RAM_QAM_RD_RSV_5_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_6__A …
#define SCU_RAM_QAM_RD_RSV_6__W …
#define SCU_RAM_QAM_RD_RSV_6__M …
#define SCU_RAM_QAM_RD_RSV_6__PRE …
#define SCU_RAM_QAM_RD_RSV_6_BIT__B …
#define SCU_RAM_QAM_RD_RSV_6_BIT__W …
#define SCU_RAM_QAM_RD_RSV_6_BIT__M …
#define SCU_RAM_QAM_RD_RSV_6_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_7__A …
#define SCU_RAM_QAM_RD_RSV_7__W …
#define SCU_RAM_QAM_RD_RSV_7__M …
#define SCU_RAM_QAM_RD_RSV_7__PRE …
#define SCU_RAM_QAM_RD_RSV_7_BIT__B …
#define SCU_RAM_QAM_RD_RSV_7_BIT__W …
#define SCU_RAM_QAM_RD_RSV_7_BIT__M …
#define SCU_RAM_QAM_RD_RSV_7_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_8__A …
#define SCU_RAM_QAM_RD_RSV_8__W …
#define SCU_RAM_QAM_RD_RSV_8__M …
#define SCU_RAM_QAM_RD_RSV_8__PRE …
#define SCU_RAM_QAM_RD_RSV_8_BIT__B …
#define SCU_RAM_QAM_RD_RSV_8_BIT__W …
#define SCU_RAM_QAM_RD_RSV_8_BIT__M …
#define SCU_RAM_QAM_RD_RSV_8_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_9__A …
#define SCU_RAM_QAM_RD_RSV_9__W …
#define SCU_RAM_QAM_RD_RSV_9__M …
#define SCU_RAM_QAM_RD_RSV_9__PRE …
#define SCU_RAM_QAM_RD_RSV_9_BIT__B …
#define SCU_RAM_QAM_RD_RSV_9_BIT__W …
#define SCU_RAM_QAM_RD_RSV_9_BIT__M …
#define SCU_RAM_QAM_RD_RSV_9_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_10__A …
#define SCU_RAM_QAM_RD_RSV_10__W …
#define SCU_RAM_QAM_RD_RSV_10__M …
#define SCU_RAM_QAM_RD_RSV_10__PRE …
#define SCU_RAM_QAM_RD_RSV_10_BIT__B …
#define SCU_RAM_QAM_RD_RSV_10_BIT__W …
#define SCU_RAM_QAM_RD_RSV_10_BIT__M …
#define SCU_RAM_QAM_RD_RSV_10_BIT__PRE …
#define SCU_RAM_QAM_AGC_TPOW_OFFS__A …
#define SCU_RAM_QAM_AGC_TPOW_OFFS__W …
#define SCU_RAM_QAM_AGC_TPOW_OFFS__M …
#define SCU_RAM_QAM_AGC_TPOW_OFFS__PRE …
#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__B …
#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__W …
#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__M …
#define SCU_RAM_QAM_AGC_TPOW_OFFS_BIT__PRE …
#define SCU_RAM_QAM_FSM_STATE__A …
#define SCU_RAM_QAM_FSM_STATE__W …
#define SCU_RAM_QAM_FSM_STATE__M …
#define SCU_RAM_QAM_FSM_STATE__PRE …
#define SCU_RAM_QAM_FSM_STATE_BIT__B …
#define SCU_RAM_QAM_FSM_STATE_BIT__W …
#define SCU_RAM_QAM_FSM_STATE_BIT__M …
#define SCU_RAM_QAM_FSM_STATE_BIT__PRE …
#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_AMP …
#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_RATE …
#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_FREQ …
#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_UPRIGHT …
#define SCU_RAM_QAM_FSM_STATE_BIT_HUNTING_PHASE …
#define SCU_RAM_QAM_FSM_STATE_BIT_TRACKING_PHNOISE …
#define SCU_RAM_QAM_FSM_STATE_BIT_TRACKING …
#define SCU_RAM_QAM_FSM_STATE_BIT_TRACKING_BURST …
#define SCU_RAM_QAM_FSM_STATE_NEW__A …
#define SCU_RAM_QAM_FSM_STATE_NEW__W …
#define SCU_RAM_QAM_FSM_STATE_NEW__M …
#define SCU_RAM_QAM_FSM_STATE_NEW__PRE …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__B …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__W …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__M …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT__PRE …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_AMP …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_RATE …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_FREQ …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_UPRIGHT …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_HUNTING_PHASE …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_TRACKING_PHNOISE …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_TRACKING …
#define SCU_RAM_QAM_FSM_STATE_NEW_BIT_TRACKING_BURST …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS__A …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_AMP__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RATEVAR__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_RADIUS__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQ__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_FREQVAR__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_CPHASE__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_UPRIGHT__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_PHASE__PRE …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__B …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__W …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__M …
#define SCU_RAM_QAM_FSM_LOCK_FLAGS_LCK_MEDIAN__PRE …
#define SCU_RAM_QAM_FSM_RATE_VARIATION__A …
#define SCU_RAM_QAM_FSM_RATE_VARIATION__W …
#define SCU_RAM_QAM_FSM_RATE_VARIATION__M …
#define SCU_RAM_QAM_FSM_RATE_VARIATION__PRE …
#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__B …
#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__W …
#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__M …
#define SCU_RAM_QAM_FSM_RATE_VARIATION_BIT__PRE …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION__A …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION__W …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION__M …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION__PRE …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__B …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__W …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__M …
#define SCU_RAM_QAM_FSM_FREQ_VARIATION_BIT__PRE …
#define SCU_RAM_QAM_ERR_STATE__A …
#define SCU_RAM_QAM_ERR_STATE__W …
#define SCU_RAM_QAM_ERR_STATE__M …
#define SCU_RAM_QAM_ERR_STATE__PRE …
#define SCU_RAM_QAM_ERR_STATE_BIT__B …
#define SCU_RAM_QAM_ERR_STATE_BIT__W …
#define SCU_RAM_QAM_ERR_STATE_BIT__M …
#define SCU_RAM_QAM_ERR_STATE_BIT__PRE …
#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_AMP …
#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_RATE …
#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_FREQ …
#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_UPRIGHT …
#define SCU_RAM_QAM_ERR_STATE_BIT_HUNTING_PHASE …
#define SCU_RAM_QAM_ERR_STATE_BIT_TRACKING_PHNOISE …
#define SCU_RAM_QAM_ERR_STATE_BIT_TRACKING …
#define SCU_RAM_QAM_ERR_STATE_BIT_TRACKING_BURST …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS__A …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS__W …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS__M …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS__PRE …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__B …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__W …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__M …
#define SCU_RAM_QAM_ERR_LOCK_FLAGS_LCK_AMP__PRE …
#define SCU_RAM_QAM_EQ_LOCK__A …
#define SCU_RAM_QAM_EQ_LOCK__W …
#define SCU_RAM_QAM_EQ_LOCK__M …
#define SCU_RAM_QAM_EQ_LOCK__PRE …
#define SCU_RAM_QAM_EQ_LOCK_BIT__B …
#define SCU_RAM_QAM_EQ_LOCK_BIT__W …
#define SCU_RAM_QAM_EQ_LOCK_BIT__M …
#define SCU_RAM_QAM_EQ_LOCK_BIT__PRE …
#define SCU_RAM_QAM_EQ_STATE__A …
#define SCU_RAM_QAM_EQ_STATE__W …
#define SCU_RAM_QAM_EQ_STATE__M …
#define SCU_RAM_QAM_EQ_STATE__PRE …
#define SCU_RAM_QAM_EQ_STATE_BIT__B …
#define SCU_RAM_QAM_EQ_STATE_BIT__W …
#define SCU_RAM_QAM_EQ_STATE_BIT__M …
#define SCU_RAM_QAM_EQ_STATE_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_0__A …
#define SCU_RAM_QAM_RD_RSV_0__W …
#define SCU_RAM_QAM_RD_RSV_0__M …
#define SCU_RAM_QAM_RD_RSV_0__PRE …
#define SCU_RAM_QAM_RD_RSV_0_BIT__B …
#define SCU_RAM_QAM_RD_RSV_0_BIT__W …
#define SCU_RAM_QAM_RD_RSV_0_BIT__M …
#define SCU_RAM_QAM_RD_RSV_0_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_1__A …
#define SCU_RAM_QAM_RD_RSV_1__W …
#define SCU_RAM_QAM_RD_RSV_1__M …
#define SCU_RAM_QAM_RD_RSV_1__PRE …
#define SCU_RAM_QAM_RD_RSV_1_BIT__B …
#define SCU_RAM_QAM_RD_RSV_1_BIT__W …
#define SCU_RAM_QAM_RD_RSV_1_BIT__M …
#define SCU_RAM_QAM_RD_RSV_1_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_2__A …
#define SCU_RAM_QAM_RD_RSV_2__W …
#define SCU_RAM_QAM_RD_RSV_2__M …
#define SCU_RAM_QAM_RD_RSV_2__PRE …
#define SCU_RAM_QAM_RD_RSV_2_BIT__B …
#define SCU_RAM_QAM_RD_RSV_2_BIT__W …
#define SCU_RAM_QAM_RD_RSV_2_BIT__M …
#define SCU_RAM_QAM_RD_RSV_2_BIT__PRE …
#define SCU_RAM_QAM_RD_RSV_3__A …
#define SCU_RAM_QAM_RD_RSV_3__W …
#define SCU_RAM_QAM_RD_RSV_3__M …
#define SCU_RAM_QAM_RD_RSV_3__PRE …
#define SCU_RAM_QAM_RD_RSV_3_BIT__B …
#define SCU_RAM_QAM_RD_RSV_3_BIT__W …
#define SCU_RAM_QAM_RD_RSV_3_BIT__M …
#define SCU_RAM_QAM_RD_RSV_3_BIT__PRE …
#define SCU_RAM_VSB_CTL_MODE__A …
#define SCU_RAM_VSB_CTL_MODE__W …
#define SCU_RAM_VSB_CTL_MODE__M …
#define SCU_RAM_VSB_CTL_MODE__PRE …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__B …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__W …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__M …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC__PRE …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC_OFF …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_AGC_ON …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__B …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__W …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__M …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON__PRE …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON_OFF …
#define SCU_RAM_VSB_CTL_MODE_VSB_CTL_MODE_MON_ON …
#define SCU_RAM_VSB_NOTCH_THRESHOLD__A …
#define SCU_RAM_VSB_NOTCH_THRESHOLD__W …
#define SCU_RAM_VSB_NOTCH_THRESHOLD__M …
#define SCU_RAM_VSB_NOTCH_THRESHOLD__PRE …
#define SCU_RAM_VSB_RSV_0__A …
#define SCU_RAM_VSB_RSV_0__W …
#define SCU_RAM_VSB_RSV_0__M …
#define SCU_RAM_VSB_RSV_0__PRE …
#define SCU_RAM_VSB_RSV_1__A …
#define SCU_RAM_VSB_RSV_1__W …
#define SCU_RAM_VSB_RSV_1__M …
#define SCU_RAM_VSB_RSV_1__PRE …
#define SCU_RAM_VSB_RSV_2__A …
#define SCU_RAM_VSB_RSV_2__W …
#define SCU_RAM_VSB_RSV_2__M …
#define SCU_RAM_VSB_RSV_2__PRE …
#define SCU_RAM_VSB_RSV_3__A …
#define SCU_RAM_VSB_RSV_3__W …
#define SCU_RAM_VSB_RSV_3__M …
#define SCU_RAM_VSB_RSV_3__PRE …
#define SCU_RAM_VSB_RSV_4__A …
#define SCU_RAM_VSB_RSV_4__W …
#define SCU_RAM_VSB_RSV_4__M …
#define SCU_RAM_VSB_RSV_4__PRE …
#define SCU_RAM_VSB_RSV_5__A …
#define SCU_RAM_VSB_RSV_5__W …
#define SCU_RAM_VSB_RSV_5__M …
#define SCU_RAM_VSB_RSV_5__PRE …
#define SCU_RAM_VSB_RSV_6__A …
#define SCU_RAM_VSB_RSV_6__W …
#define SCU_RAM_VSB_RSV_6__M …
#define SCU_RAM_VSB_RSV_6__PRE …
#define SCU_RAM_VSB_RSV_7__A …
#define SCU_RAM_VSB_RSV_7__W …
#define SCU_RAM_VSB_RSV_7__M …
#define SCU_RAM_VSB_RSV_7__PRE …
#define SCU_RAM_VSB_RSV_8__A …
#define SCU_RAM_VSB_RSV_8__W …
#define SCU_RAM_VSB_RSV_8__M …
#define SCU_RAM_VSB_RSV_8__PRE …
#define SCU_RAM_VSB_RSV_9__A …
#define SCU_RAM_VSB_RSV_9__W …
#define SCU_RAM_VSB_RSV_9__M …
#define SCU_RAM_VSB_RSV_9__PRE …
#define SCU_RAM_VSB_RSV_10__A …
#define SCU_RAM_VSB_RSV_10__W …
#define SCU_RAM_VSB_RSV_10__M …
#define SCU_RAM_VSB_RSV_10__PRE …
#define SCU_RAM_VSB_RSV_11__A …
#define SCU_RAM_VSB_RSV_11__W …
#define SCU_RAM_VSB_RSV_11__M …
#define SCU_RAM_VSB_RSV_11__PRE …
#define SCU_RAM_VSB_RSV_12__A …
#define SCU_RAM_VSB_RSV_12__W …
#define SCU_RAM_VSB_RSV_12__M …
#define SCU_RAM_VSB_RSV_12__PRE …
#define SCU_RAM_VSB_RSV_13__A …
#define SCU_RAM_VSB_RSV_13__W …
#define SCU_RAM_VSB_RSV_13__M …
#define SCU_RAM_VSB_RSV_13__PRE …
#define SCU_RAM_VSB_AGC_POW_TGT__A …
#define SCU_RAM_VSB_AGC_POW_TGT__W …
#define SCU_RAM_VSB_AGC_POW_TGT__M …
#define SCU_RAM_VSB_AGC_POW_TGT__PRE …
#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__A …
#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__W …
#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__M …
#define SCU_RAM_VSB_OUTER_LOOP_CYCLE__PRE …
#define SCU_RAM_VSB_FIELD_NUMBER__A …
#define SCU_RAM_VSB_FIELD_NUMBER__W …
#define SCU_RAM_VSB_FIELD_NUMBER__M …
#define SCU_RAM_VSB_FIELD_NUMBER__PRE …
#define SCU_RAM_VSB_SEGMENT_NUMBER__A …
#define SCU_RAM_VSB_SEGMENT_NUMBER__W …
#define SCU_RAM_VSB_SEGMENT_NUMBER__M …
#define SCU_RAM_VSB_SEGMENT_NUMBER__PRE …
#define SCU_RAM_DRIVER_VER_HI__A …
#define SCU_RAM_DRIVER_VER_HI__W …
#define SCU_RAM_DRIVER_VER_HI__M …
#define SCU_RAM_DRIVER_VER_HI__PRE …
#define SCU_RAM_DRIVER_VER_LO__A …
#define SCU_RAM_DRIVER_VER_LO__W …
#define SCU_RAM_DRIVER_VER_LO__M …
#define SCU_RAM_DRIVER_VER_LO__PRE …
#define SCU_RAM_PARAM_15__A …
#define SCU_RAM_PARAM_15__W …
#define SCU_RAM_PARAM_15__M …
#define SCU_RAM_PARAM_15__PRE …
#define SCU_RAM_PARAM_14__A …
#define SCU_RAM_PARAM_14__W …
#define SCU_RAM_PARAM_14__M …
#define SCU_RAM_PARAM_14__PRE …
#define SCU_RAM_PARAM_13__A …
#define SCU_RAM_PARAM_13__W …
#define SCU_RAM_PARAM_13__M …
#define SCU_RAM_PARAM_13__PRE …
#define SCU_RAM_PARAM_12__A …
#define SCU_RAM_PARAM_12__W …
#define SCU_RAM_PARAM_12__M …
#define SCU_RAM_PARAM_12__PRE …
#define SCU_RAM_PARAM_11__A …
#define SCU_RAM_PARAM_11__W …
#define SCU_RAM_PARAM_11__M …
#define SCU_RAM_PARAM_11__PRE …
#define SCU_RAM_PARAM_10__A …
#define SCU_RAM_PARAM_10__W …
#define SCU_RAM_PARAM_10__M …
#define SCU_RAM_PARAM_10__PRE …
#define SCU_RAM_PARAM_9__A …
#define SCU_RAM_PARAM_9__W …
#define SCU_RAM_PARAM_9__M …
#define SCU_RAM_PARAM_9__PRE …
#define SCU_RAM_PARAM_8__A …
#define SCU_RAM_PARAM_8__W …
#define SCU_RAM_PARAM_8__M …
#define SCU_RAM_PARAM_8__PRE …
#define SCU_RAM_PARAM_7__A …
#define SCU_RAM_PARAM_7__W …
#define SCU_RAM_PARAM_7__M …
#define SCU_RAM_PARAM_7__PRE …
#define SCU_RAM_PARAM_6__A …
#define SCU_RAM_PARAM_6__W …
#define SCU_RAM_PARAM_6__M …
#define SCU_RAM_PARAM_6__PRE …
#define SCU_RAM_PARAM_5__A …
#define SCU_RAM_PARAM_5__W …
#define SCU_RAM_PARAM_5__M …
#define SCU_RAM_PARAM_5__PRE …
#define SCU_RAM_PARAM_4__A …
#define SCU_RAM_PARAM_4__W …
#define SCU_RAM_PARAM_4__M …
#define SCU_RAM_PARAM_4__PRE …
#define SCU_RAM_PARAM_3__A …
#define SCU_RAM_PARAM_3__W …
#define SCU_RAM_PARAM_3__M …
#define SCU_RAM_PARAM_3__PRE …
#define SCU_RAM_PARAM_2__A …
#define SCU_RAM_PARAM_2__W …
#define SCU_RAM_PARAM_2__M …
#define SCU_RAM_PARAM_2__PRE …
#define SCU_RAM_PARAM_1__A …
#define SCU_RAM_PARAM_1__W …
#define SCU_RAM_PARAM_1__M …
#define SCU_RAM_PARAM_1__PRE …
#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_NOT_LOCKED …
#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_DEMOD_LOCKED …
#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_LOCKED …
#define SCU_RAM_PARAM_1_RES_DEMOD_GET_LOCK_NEVER_LOCK …
#define SCU_RAM_PARAM_0__A …
#define SCU_RAM_PARAM_0__W …
#define SCU_RAM_PARAM_0__M …
#define SCU_RAM_PARAM_0__PRE …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_MN_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_B_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_G_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_DK_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_L_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_LP_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_I_STANDARD …
#define SCU_RAM_PARAM_0_ATV_DEMOD_SETENV_FM_STANDARD …
#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_A …
#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_B …
#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_C …
#define SCU_RAM_PARAM_0_QAM_DEMOD_SETENV_ANNEX_D …
#define SCU_RAM_PARAM_0_RESULT_OK …
#define SCU_RAM_PARAM_0_RESULT_UNKCMD …
#define SCU_RAM_PARAM_0_RESULT_UNKSTD …
#define SCU_RAM_PARAM_0_RESULT_INVPAR …
#define SCU_RAM_PARAM_0_RESULT_SIZE …
#define SCU_RAM_COMMAND__A …
#define SCU_RAM_COMMAND__W …
#define SCU_RAM_COMMAND__M …
#define SCU_RAM_COMMAND__PRE …
#define SCU_RAM_COMMAND_CMD_DEMOD_RESET …
#define SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV …
#define SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM …
#define SCU_RAM_COMMAND_CMD_DEMOD_START …
#define SCU_RAM_COMMAND_CMD_DEMOD_GET_LOCK …
#define SCU_RAM_COMMAND_CMD_DEMOD_GET_PARAM …
#define SCU_RAM_COMMAND_CMD_DEMOD_HOLD …
#define SCU_RAM_COMMAND_CMD_DEMOD_RESUME …
#define SCU_RAM_COMMAND_CMD_DEMOD_STOP …
#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_ACTIVATE …
#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_INACTIVATE …
#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_SIGNAL …
#define SCU_RAM_COMMAND_CMD_STD_QAM_IRQ_MONITOR …
#define SCU_RAM_COMMAND_CMD_STD_QAM_TSK_ENABLE …
#define SCU_RAM_COMMAND_CMD_STD_QAM_FSM_SET_STATE …
#define SCU_RAM_COMMAND_CMD_DEBUG_GET_IRQ_REGS …
#define SCU_RAM_COMMAND_CMD_DEBUG_HTOL …
#define SCU_RAM_COMMAND_CMD_DEBUG_GET_STACK_POINTER …
#define SCU_RAM_COMMAND_CMD_DEBUG_START_STACK_CHECK …
#define SCU_RAM_COMMAND_CMD_DEBUG_STOP_STACK_CHECK …
#define SCU_RAM_COMMAND_CMD_ADMIN_NOP …
#define SCU_RAM_COMMAND_CMD_ADMIN_GET_VERSION …
#define SCU_RAM_COMMAND_CMD_ADMIN_GET_JTAG_VERSION …
#define SCU_RAM_COMMAND_CMD_AUX_SCU_ATOMIC_ACCESS …
#define SCU_RAM_COMMAND_STANDARD__B …
#define SCU_RAM_COMMAND_STANDARD__W …
#define SCU_RAM_COMMAND_STANDARD__M …
#define SCU_RAM_COMMAND_STANDARD__PRE …
#define SCU_RAM_COMMAND_STANDARD_ATV …
#define SCU_RAM_COMMAND_STANDARD_QAM …
#define SCU_RAM_COMMAND_STANDARD_VSB …
#define SCU_RAM_COMMAND_STANDARD_OFDM …
#define SCU_RAM_COMMAND_STANDARD_OOB …
#define SCU_RAM_COMMAND_STANDARD_TOP …
#define SCU_RAM_VERSION_HI__A …
#define SCU_RAM_VERSION_HI__W …
#define SCU_RAM_VERSION_HI__M …
#define SCU_RAM_VERSION_HI__PRE …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__B …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__W …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__M …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N3__PRE …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__B …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__W …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__M …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N2__PRE …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__B …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__W …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__M …
#define SCU_RAM_VERSION_HI_VER_MAJOR_N1__PRE …
#define SCU_RAM_VERSION_HI_VER_MINOR_N1__B …
#define SCU_RAM_VERSION_HI_VER_MINOR_N1__W …
#define SCU_RAM_VERSION_HI_VER_MINOR_N1__M …
#define SCU_RAM_VERSION_HI_VER_MINOR_N1__PRE …
#define SCU_RAM_VERSION_LO__A …
#define SCU_RAM_VERSION_LO__W …
#define SCU_RAM_VERSION_LO__M …
#define SCU_RAM_VERSION_LO__PRE …
#define SCU_RAM_VERSION_LO_VER_PATCH_N4__B …
#define SCU_RAM_VERSION_LO_VER_PATCH_N4__W …
#define SCU_RAM_VERSION_LO_VER_PATCH_N4__M …
#define SCU_RAM_VERSION_LO_VER_PATCH_N4__PRE …
#define SCU_RAM_VERSION_LO_VER_PATCH_N3__B …
#define SCU_RAM_VERSION_LO_VER_PATCH_N3__W …
#define SCU_RAM_VERSION_LO_VER_PATCH_N3__M …
#define SCU_RAM_VERSION_LO_VER_PATCH_N3__PRE …
#define SCU_RAM_VERSION_LO_VER_PATCH_N2__B …
#define SCU_RAM_VERSION_LO_VER_PATCH_N2__W …
#define SCU_RAM_VERSION_LO_VER_PATCH_N2__M …
#define SCU_RAM_VERSION_LO_VER_PATCH_N2__PRE …
#define SCU_RAM_VERSION_LO_VER_PATCH_N1__B …
#define SCU_RAM_VERSION_LO_VER_PATCH_N1__W …
#define SCU_RAM_VERSION_LO_VER_PATCH_N1__M …
#define SCU_RAM_VERSION_LO_VER_PATCH_N1__PRE …
#define SIO_COMM_EXEC__A …
#define SIO_COMM_EXEC__W …
#define SIO_COMM_EXEC__M …
#define SIO_COMM_EXEC__PRE …
#define SIO_COMM_EXEC_STOP …
#define SIO_COMM_EXEC_ACTIVE …
#define SIO_COMM_EXEC_HOLD …
#define SIO_COMM_STATE__A …
#define SIO_COMM_STATE__W …
#define SIO_COMM_STATE__M …
#define SIO_COMM_STATE__PRE …
#define SIO_COMM_MB__A …
#define SIO_COMM_MB__W …
#define SIO_COMM_MB__M …
#define SIO_COMM_MB__PRE …
#define SIO_COMM_INT_REQ__A …
#define SIO_COMM_INT_REQ__W …
#define SIO_COMM_INT_REQ__M …
#define SIO_COMM_INT_REQ__PRE …
#define SIO_COMM_INT_REQ_HI_REQ__B …
#define SIO_COMM_INT_REQ_HI_REQ__W …
#define SIO_COMM_INT_REQ_HI_REQ__M …
#define SIO_COMM_INT_REQ_HI_REQ__PRE …
#define SIO_COMM_INT_REQ_SA_REQ__B …
#define SIO_COMM_INT_REQ_SA_REQ__W …
#define SIO_COMM_INT_REQ_SA_REQ__M …
#define SIO_COMM_INT_REQ_SA_REQ__PRE …
#define SIO_COMM_INT_STA__A …
#define SIO_COMM_INT_STA__W …
#define SIO_COMM_INT_STA__M …
#define SIO_COMM_INT_STA__PRE …
#define SIO_COMM_INT_MSK__A …
#define SIO_COMM_INT_MSK__W …
#define SIO_COMM_INT_MSK__M …
#define SIO_COMM_INT_MSK__PRE …
#define SIO_COMM_INT_STM__A …
#define SIO_COMM_INT_STM__W …
#define SIO_COMM_INT_STM__M …
#define SIO_COMM_INT_STM__PRE …
#define SIO_TOP_COMM_EXEC__A …
#define SIO_TOP_COMM_EXEC__W …
#define SIO_TOP_COMM_EXEC__M …
#define SIO_TOP_COMM_EXEC__PRE …
#define SIO_TOP_COMM_EXEC_STOP …
#define SIO_TOP_COMM_EXEC_ACTIVE …
#define SIO_TOP_COMM_EXEC_HOLD …
#define SIO_TOP_COMM_KEY__A …
#define SIO_TOP_COMM_KEY__W …
#define SIO_TOP_COMM_KEY__M …
#define SIO_TOP_COMM_KEY__PRE …
#define SIO_TOP_COMM_KEY_KEY …
#define SIO_TOP_JTAGID_LO__A …
#define SIO_TOP_JTAGID_LO__W …
#define SIO_TOP_JTAGID_LO__M …
#define SIO_TOP_JTAGID_LO__PRE …
#define SIO_TOP_JTAGID_HI__A …
#define SIO_TOP_JTAGID_HI__W …
#define SIO_TOP_JTAGID_HI__M …
#define SIO_TOP_JTAGID_HI__PRE …
#define SIO_HI_RA_RAM_S0_FLG_SMM__A …
#define SIO_HI_RA_RAM_S0_FLG_SMM__W …
#define SIO_HI_RA_RAM_S0_FLG_SMM__M …
#define SIO_HI_RA_RAM_S0_FLG_SMM__PRE …
#define SIO_HI_RA_RAM_S0_DEV_ID__A …
#define SIO_HI_RA_RAM_S0_DEV_ID__W …
#define SIO_HI_RA_RAM_S0_DEV_ID__M …
#define SIO_HI_RA_RAM_S0_DEV_ID__PRE …
#define SIO_HI_RA_RAM_S0_FLG_CRC__A …
#define SIO_HI_RA_RAM_S0_FLG_CRC__W …
#define SIO_HI_RA_RAM_S0_FLG_CRC__M …
#define SIO_HI_RA_RAM_S0_FLG_CRC__PRE …
#define SIO_HI_RA_RAM_S0_FLG_ACC__A …
#define SIO_HI_RA_RAM_S0_FLG_ACC__W …
#define SIO_HI_RA_RAM_S0_FLG_ACC__M …
#define SIO_HI_RA_RAM_S0_FLG_ACC__PRE …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__B …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__W …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__M …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_RWM__PRE …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__B …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__W …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__M …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_BRC__PRE …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__B …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__W …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__M …
#define SIO_HI_RA_RAM_S0_FLG_ACC_S0_SLV_SWP__PRE …
#define SIO_HI_RA_RAM_S0_STATE__A …
#define SIO_HI_RA_RAM_S0_STATE__W …
#define SIO_HI_RA_RAM_S0_STATE__M …
#define SIO_HI_RA_RAM_S0_STATE__PRE …
#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__B …
#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__W …
#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__M …
#define SIO_HI_RA_RAM_S0_STATE_S0_SLV_STA__PRE …
#define SIO_HI_RA_RAM_S0_BLK_BNK__A …
#define SIO_HI_RA_RAM_S0_BLK_BNK__W …
#define SIO_HI_RA_RAM_S0_BLK_BNK__M …
#define SIO_HI_RA_RAM_S0_BLK_BNK__PRE …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__B …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__W …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__M …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BNK__PRE …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__B …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__W …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__M …
#define SIO_HI_RA_RAM_S0_BLK_BNK_S0_SLV_BLK__PRE …
#define SIO_HI_RA_RAM_S0_ADDR__A …
#define SIO_HI_RA_RAM_S0_ADDR__W …
#define SIO_HI_RA_RAM_S0_ADDR__M …
#define SIO_HI_RA_RAM_S0_ADDR__PRE …
#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__B …
#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__W …
#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__M …
#define SIO_HI_RA_RAM_S0_ADDR_S0_SLV_ADDR__PRE …
#define SIO_HI_RA_RAM_S0_CRC__A …
#define SIO_HI_RA_RAM_S0_CRC__W …
#define SIO_HI_RA_RAM_S0_CRC__M …
#define SIO_HI_RA_RAM_S0_CRC__PRE …
#define SIO_HI_RA_RAM_S0_BUFFER__A …
#define SIO_HI_RA_RAM_S0_BUFFER__W …
#define SIO_HI_RA_RAM_S0_BUFFER__M …
#define SIO_HI_RA_RAM_S0_BUFFER__PRE …
#define SIO_HI_RA_RAM_S0_RMWBUF__A …
#define SIO_HI_RA_RAM_S0_RMWBUF__W …
#define SIO_HI_RA_RAM_S0_RMWBUF__M …
#define SIO_HI_RA_RAM_S0_RMWBUF__PRE …
#define SIO_HI_RA_RAM_S0_FLG_VB__A …
#define SIO_HI_RA_RAM_S0_FLG_VB__W …
#define SIO_HI_RA_RAM_S0_FLG_VB__M …
#define SIO_HI_RA_RAM_S0_FLG_VB__PRE …
#define SIO_HI_RA_RAM_S0_TEMP0__A …
#define SIO_HI_RA_RAM_S0_TEMP0__W …
#define SIO_HI_RA_RAM_S0_TEMP0__M …
#define SIO_HI_RA_RAM_S0_TEMP0__PRE …
#define SIO_HI_RA_RAM_S0_TEMP1__A …
#define SIO_HI_RA_RAM_S0_TEMP1__W …
#define SIO_HI_RA_RAM_S0_TEMP1__M …
#define SIO_HI_RA_RAM_S0_TEMP1__PRE …
#define SIO_HI_RA_RAM_S0_OFFSET__A …
#define SIO_HI_RA_RAM_S0_OFFSET__W …
#define SIO_HI_RA_RAM_S0_OFFSET__M …
#define SIO_HI_RA_RAM_S0_OFFSET__PRE …
#define SIO_HI_RA_RAM_S1_FLG_SMM__A …
#define SIO_HI_RA_RAM_S1_FLG_SMM__W …
#define SIO_HI_RA_RAM_S1_FLG_SMM__M …
#define SIO_HI_RA_RAM_S1_FLG_SMM__PRE …
#define SIO_HI_RA_RAM_S1_DEV_ID__A …
#define SIO_HI_RA_RAM_S1_DEV_ID__W …
#define SIO_HI_RA_RAM_S1_DEV_ID__M …
#define SIO_HI_RA_RAM_S1_DEV_ID__PRE …
#define SIO_HI_RA_RAM_S1_FLG_CRC__A …
#define SIO_HI_RA_RAM_S1_FLG_CRC__W …
#define SIO_HI_RA_RAM_S1_FLG_CRC__M …
#define SIO_HI_RA_RAM_S1_FLG_CRC__PRE …
#define SIO_HI_RA_RAM_S1_FLG_ACC__A …
#define SIO_HI_RA_RAM_S1_FLG_ACC__W …
#define SIO_HI_RA_RAM_S1_FLG_ACC__M …
#define SIO_HI_RA_RAM_S1_FLG_ACC__PRE …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__B …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__W …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__M …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_RWM__PRE …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__B …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__W …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__M …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_BRC__PRE …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__B …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__W …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__M …
#define SIO_HI_RA_RAM_S1_FLG_ACC_S1_SLV_SWP__PRE …
#define SIO_HI_RA_RAM_S1_STATE__A …
#define SIO_HI_RA_RAM_S1_STATE__W …
#define SIO_HI_RA_RAM_S1_STATE__M …
#define SIO_HI_RA_RAM_S1_STATE__PRE …
#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__B …
#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__W …
#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__M …
#define SIO_HI_RA_RAM_S1_STATE_S1_SLV_STA__PRE …
#define SIO_HI_RA_RAM_S1_BLK_BNK__A …
#define SIO_HI_RA_RAM_S1_BLK_BNK__W …
#define SIO_HI_RA_RAM_S1_BLK_BNK__M …
#define SIO_HI_RA_RAM_S1_BLK_BNK__PRE …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__B …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__W …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__M …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BNK__PRE …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__B …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__W …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__M …
#define SIO_HI_RA_RAM_S1_BLK_BNK_S1_SLV_BLK__PRE …
#define SIO_HI_RA_RAM_S1_ADDR__A …
#define SIO_HI_RA_RAM_S1_ADDR__W …
#define SIO_HI_RA_RAM_S1_ADDR__M …
#define SIO_HI_RA_RAM_S1_ADDR__PRE …
#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__B …
#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__W …
#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__M …
#define SIO_HI_RA_RAM_S1_ADDR_S1_SLV_ADDR__PRE …
#define SIO_HI_RA_RAM_S1_CRC__A …
#define SIO_HI_RA_RAM_S1_CRC__W …
#define SIO_HI_RA_RAM_S1_CRC__M …
#define SIO_HI_RA_RAM_S1_CRC__PRE …
#define SIO_HI_RA_RAM_S1_BUFFER__A …
#define SIO_HI_RA_RAM_S1_BUFFER__W …
#define SIO_HI_RA_RAM_S1_BUFFER__M …
#define SIO_HI_RA_RAM_S1_BUFFER__PRE …
#define SIO_HI_RA_RAM_S1_RMWBUF__A …
#define SIO_HI_RA_RAM_S1_RMWBUF__W …
#define SIO_HI_RA_RAM_S1_RMWBUF__M …
#define SIO_HI_RA_RAM_S1_RMWBUF__PRE …
#define SIO_HI_RA_RAM_S1_FLG_VB__A …
#define SIO_HI_RA_RAM_S1_FLG_VB__W …
#define SIO_HI_RA_RAM_S1_FLG_VB__M …
#define SIO_HI_RA_RAM_S1_FLG_VB__PRE …
#define SIO_HI_RA_RAM_S1_TEMP0__A …
#define SIO_HI_RA_RAM_S1_TEMP0__W …
#define SIO_HI_RA_RAM_S1_TEMP0__M …
#define SIO_HI_RA_RAM_S1_TEMP0__PRE …
#define SIO_HI_RA_RAM_S1_TEMP1__A …
#define SIO_HI_RA_RAM_S1_TEMP1__W …
#define SIO_HI_RA_RAM_S1_TEMP1__M …
#define SIO_HI_RA_RAM_S1_TEMP1__PRE …
#define SIO_HI_RA_RAM_S1_OFFSET__A …
#define SIO_HI_RA_RAM_S1_OFFSET__W …
#define SIO_HI_RA_RAM_S1_OFFSET__M …
#define SIO_HI_RA_RAM_S1_OFFSET__PRE …
#define SIO_HI_RA_RAM_SEMA__A …
#define SIO_HI_RA_RAM_SEMA__W …
#define SIO_HI_RA_RAM_SEMA__M …
#define SIO_HI_RA_RAM_SEMA__PRE …
#define SIO_HI_RA_RAM_SEMA_FREE …
#define SIO_HI_RA_RAM_SEMA_BUSY …
#define SIO_HI_RA_RAM_RES__A …
#define SIO_HI_RA_RAM_RES__W …
#define SIO_HI_RA_RAM_RES__M …
#define SIO_HI_RA_RAM_RES__PRE …
#define SIO_HI_RA_RAM_RES_OK …
#define SIO_HI_RA_RAM_RES_ERROR …
#define SIO_HI_RA_RAM_RES_I2C_START_FOUND …
#define SIO_HI_RA_RAM_RES_I2C_STOP_FOUND …
#define SIO_HI_RA_RAM_RES_I2C_ARB_LOST …
#define SIO_HI_RA_RAM_RES_I2C_ERROR …
#define SIO_HI_RA_RAM_CMD__A …
#define SIO_HI_RA_RAM_CMD__W …
#define SIO_HI_RA_RAM_CMD__M …
#define SIO_HI_RA_RAM_CMD__PRE …
#define SIO_HI_RA_RAM_CMD_NULL …
#define SIO_HI_RA_RAM_CMD_UIO …
#define SIO_HI_RA_RAM_CMD_RESET …
#define SIO_HI_RA_RAM_CMD_CONFIG …
#define SIO_HI_RA_RAM_CMD_INTERNAL_TRANSFER …
#define SIO_HI_RA_RAM_CMD_I2C_TRANSMIT …
#define SIO_HI_RA_RAM_CMD_EXEC …
#define SIO_HI_RA_RAM_CMD_BRDCTRL …
#define SIO_HI_RA_RAM_CMD_ATOMIC_COPY …
#define SIO_HI_RA_RAM_PAR_1__A …
#define SIO_HI_RA_RAM_PAR_1__W …
#define SIO_HI_RA_RAM_PAR_1__M …
#define SIO_HI_RA_RAM_PAR_1__PRE …
#define SIO_HI_RA_RAM_PAR_1_PAR1__B …
#define SIO_HI_RA_RAM_PAR_1_PAR1__W …
#define SIO_HI_RA_RAM_PAR_1_PAR1__M …
#define SIO_HI_RA_RAM_PAR_1_PAR1__PRE …
#define SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__B …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__W …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__M …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BNK__PRE …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__B …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__W …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__M …
#define SIO_HI_RA_RAM_PAR_1_ITX_SRC_BLK__PRE …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__B …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__W …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__M …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_PORT__PRE …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__B …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__W …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__M …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE__PRE …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE_DISABLE …
#define SIO_HI_RA_RAM_PAR_1_I2CTX_TOE_ENABLE …
#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__B …
#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__W …
#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__M …
#define SIO_HI_RA_RAM_PAR_1_EXEC_FUNC__PRE …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__B …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__W …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__M …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BNK__PRE …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__B …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__W …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__M …
#define SIO_HI_RA_RAM_PAR_1_ACP_INT_BLK__PRE …
#define SIO_HI_RA_RAM_PAR_2__A …
#define SIO_HI_RA_RAM_PAR_2__W …
#define SIO_HI_RA_RAM_PAR_2__M …
#define SIO_HI_RA_RAM_PAR_2__PRE …
#define SIO_HI_RA_RAM_PAR_2_PAR2__B …
#define SIO_HI_RA_RAM_PAR_2_PAR2__W …
#define SIO_HI_RA_RAM_PAR_2_PAR2__M …
#define SIO_HI_RA_RAM_PAR_2_PAR2__PRE …
#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__B …
#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__W …
#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__M …
#define SIO_HI_RA_RAM_PAR_2_CFG_DIV__PRE …
#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__B …
#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__W …
#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__M …
#define SIO_HI_RA_RAM_PAR_2_ITX_SRC_OFF__PRE …
#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__B …
#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__W …
#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__M …
#define SIO_HI_RA_RAM_PAR_2_I2CTX_BUF__PRE …
#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__B …
#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__W …
#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__M …
#define SIO_HI_RA_RAM_PAR_2_BRD_CFG__PRE …
#define SIO_HI_RA_RAM_PAR_2_BRD_CFG_OPEN …
#define SIO_HI_RA_RAM_PAR_2_BRD_CFG_CLOSED …
#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__B …
#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__W …
#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__M …
#define SIO_HI_RA_RAM_PAR_2_ACP_INT_OFF__PRE …
#define SIO_HI_RA_RAM_PAR_3__A …
#define SIO_HI_RA_RAM_PAR_3__W …
#define SIO_HI_RA_RAM_PAR_3__M …
#define SIO_HI_RA_RAM_PAR_3__PRE …
#define SIO_HI_RA_RAM_PAR_3_PAR3__B …
#define SIO_HI_RA_RAM_PAR_3_PAR3__W …
#define SIO_HI_RA_RAM_PAR_3_PAR3__M …
#define SIO_HI_RA_RAM_PAR_3_PAR3__PRE …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__B …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__W …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__PRE …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__B …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__W …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__M …
#define SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__PRE …
#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__B …
#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__W …
#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__M …
#define SIO_HI_RA_RAM_PAR_3_ITX_LEN__PRE …
#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__B …
#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__W …
#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__M …
#define SIO_HI_RA_RAM_PAR_3_ACP_LEN__PRE …
#define SIO_HI_RA_RAM_PAR_3_ACP_RW__B …
#define SIO_HI_RA_RAM_PAR_3_ACP_RW__W …
#define SIO_HI_RA_RAM_PAR_3_ACP_RW__M …
#define SIO_HI_RA_RAM_PAR_3_ACP_RW__PRE …
#define SIO_HI_RA_RAM_PAR_3_ACP_RW_READ …
#define SIO_HI_RA_RAM_PAR_3_ACP_RW_WRITE …
#define SIO_HI_RA_RAM_PAR_4__A …
#define SIO_HI_RA_RAM_PAR_4__W …
#define SIO_HI_RA_RAM_PAR_4__M …
#define SIO_HI_RA_RAM_PAR_4__PRE …
#define SIO_HI_RA_RAM_PAR_4_PAR4__B …
#define SIO_HI_RA_RAM_PAR_4_PAR4__W …
#define SIO_HI_RA_RAM_PAR_4_PAR4__M …
#define SIO_HI_RA_RAM_PAR_4_PAR4__PRE …
#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__B …
#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__W …
#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__M …
#define SIO_HI_RA_RAM_PAR_4_CFG_WUP__PRE …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__B …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__W …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__M …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BNK__PRE …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__B …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__W …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__M …
#define SIO_HI_RA_RAM_PAR_4_ITX_DST_BLK__PRE …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__B …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__W …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__M …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BNK__PRE …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__B …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__W …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__M …
#define SIO_HI_RA_RAM_PAR_4_ACP_EXT_BLK__PRE …
#define SIO_HI_RA_RAM_PAR_5__A …
#define SIO_HI_RA_RAM_PAR_5__W …
#define SIO_HI_RA_RAM_PAR_5__M …
#define SIO_HI_RA_RAM_PAR_5__PRE …
#define SIO_HI_RA_RAM_PAR_5_PAR5__B …
#define SIO_HI_RA_RAM_PAR_5_PAR5__W …
#define SIO_HI_RA_RAM_PAR_5_PAR5__M …
#define SIO_HI_RA_RAM_PAR_5_PAR5__PRE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__B …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__W …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__M …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0__PRE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0_NO_SLAVE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__B …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__W …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__M …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1__PRE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1_NO_SLAVE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLV1_SLAVE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__B …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__W …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__PRE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_AWAKE …
#define SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ …
#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__B …
#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__W …
#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__M …
#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST__PRE …
#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST_DISABLE …
#define SIO_HI_RA_RAM_PAR_5_CFG_BDGST_ENABLE …
#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__B …
#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__W …
#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__M …
#define SIO_HI_RA_RAM_PAR_5_ITX_DST_OFF__PRE …
#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__B …
#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__W …
#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__M …
#define SIO_HI_RA_RAM_PAR_5_ACP_EXT_OFF__PRE …
#define SIO_HI_RA_RAM_PAR_6__A …
#define SIO_HI_RA_RAM_PAR_6__W …
#define SIO_HI_RA_RAM_PAR_6__M …
#define SIO_HI_RA_RAM_PAR_6__PRE …
#define SIO_HI_RA_RAM_PAR_6_PAR6__B …
#define SIO_HI_RA_RAM_PAR_6_PAR6__W …
#define SIO_HI_RA_RAM_PAR_6_PAR6__M …
#define SIO_HI_RA_RAM_PAR_6_PAR6__PRE …
#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__B …
#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__W …
#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__M …
#define SIO_HI_RA_RAM_PAR_6_CFG_TOD__PRE …
#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__B …
#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__W …
#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__M …
#define SIO_HI_RA_RAM_PAR_6_CFG_WDD__PRE …
#define SIO_HI_RA_RAM_AB_TEMP__A …
#define SIO_HI_RA_RAM_AB_TEMP__W …
#define SIO_HI_RA_RAM_AB_TEMP__M …
#define SIO_HI_RA_RAM_AB_TEMP__PRE …
#define SIO_HI_RA_RAM_I2C_CTL__A …
#define SIO_HI_RA_RAM_I2C_CTL__W …
#define SIO_HI_RA_RAM_I2C_CTL__M …
#define SIO_HI_RA_RAM_I2C_CTL__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY0__A …
#define SIO_HI_RA_RAM_VB_ENTRY0__W …
#define SIO_HI_RA_RAM_VB_ENTRY0__M …
#define SIO_HI_RA_RAM_VB_ENTRY0__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__B …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__W …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__M …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BNK__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__B …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__W …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__M …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_MAP_BLK__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__B …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__W …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__M …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BNK__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__B …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__W …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__M …
#define SIO_HI_RA_RAM_VB_ENTRY0_HI_VIRT_BLK__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET0__A …
#define SIO_HI_RA_RAM_VB_OFFSET0__W …
#define SIO_HI_RA_RAM_VB_OFFSET0__M …
#define SIO_HI_RA_RAM_VB_OFFSET0__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__B …
#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__W …
#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__M …
#define SIO_HI_RA_RAM_VB_OFFSET0_HI_MAP_OFF0__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY1__A …
#define SIO_HI_RA_RAM_VB_ENTRY1__W …
#define SIO_HI_RA_RAM_VB_ENTRY1__M …
#define SIO_HI_RA_RAM_VB_ENTRY1__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET1__A …
#define SIO_HI_RA_RAM_VB_OFFSET1__W …
#define SIO_HI_RA_RAM_VB_OFFSET1__M …
#define SIO_HI_RA_RAM_VB_OFFSET1__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET1_HI_MAP_OFF__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY2__A …
#define SIO_HI_RA_RAM_VB_ENTRY2__W …
#define SIO_HI_RA_RAM_VB_ENTRY2__M …
#define SIO_HI_RA_RAM_VB_ENTRY2__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET2__A …
#define SIO_HI_RA_RAM_VB_OFFSET2__W …
#define SIO_HI_RA_RAM_VB_OFFSET2__M …
#define SIO_HI_RA_RAM_VB_OFFSET2__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET2_HI_MAP_OFF__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY3__A …
#define SIO_HI_RA_RAM_VB_ENTRY3__W …
#define SIO_HI_RA_RAM_VB_ENTRY3__M …
#define SIO_HI_RA_RAM_VB_ENTRY3__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET3__A …
#define SIO_HI_RA_RAM_VB_OFFSET3__W …
#define SIO_HI_RA_RAM_VB_OFFSET3__M …
#define SIO_HI_RA_RAM_VB_OFFSET3__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET3_HI_MAP_OFF__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY4__A …
#define SIO_HI_RA_RAM_VB_ENTRY4__W …
#define SIO_HI_RA_RAM_VB_ENTRY4__M …
#define SIO_HI_RA_RAM_VB_ENTRY4__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET4__A …
#define SIO_HI_RA_RAM_VB_OFFSET4__W …
#define SIO_HI_RA_RAM_VB_OFFSET4__M …
#define SIO_HI_RA_RAM_VB_OFFSET4__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET4_HI_MAP_OFF__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY5__A …
#define SIO_HI_RA_RAM_VB_ENTRY5__W …
#define SIO_HI_RA_RAM_VB_ENTRY5__M …
#define SIO_HI_RA_RAM_VB_ENTRY5__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET5__A …
#define SIO_HI_RA_RAM_VB_OFFSET5__W …
#define SIO_HI_RA_RAM_VB_OFFSET5__M …
#define SIO_HI_RA_RAM_VB_OFFSET5__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET5_HI_MAP_OFF__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY6__A …
#define SIO_HI_RA_RAM_VB_ENTRY6__W …
#define SIO_HI_RA_RAM_VB_ENTRY6__M …
#define SIO_HI_RA_RAM_VB_ENTRY6__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET6__A …
#define SIO_HI_RA_RAM_VB_OFFSET6__W …
#define SIO_HI_RA_RAM_VB_OFFSET6__M …
#define SIO_HI_RA_RAM_VB_OFFSET6__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET6_HI_MAP_OFF__PRE …
#define SIO_HI_RA_RAM_VB_ENTRY7__A …
#define SIO_HI_RA_RAM_VB_ENTRY7__W …
#define SIO_HI_RA_RAM_VB_ENTRY7__M …
#define SIO_HI_RA_RAM_VB_ENTRY7__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET7__A …
#define SIO_HI_RA_RAM_VB_OFFSET7__W …
#define SIO_HI_RA_RAM_VB_OFFSET7__M …
#define SIO_HI_RA_RAM_VB_OFFSET7__PRE …
#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__B …
#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__W …
#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__M …
#define SIO_HI_RA_RAM_VB_OFFSET7_HI_MAP_OFF__PRE …
#define SIO_HI_IF_RAM_TRP_BPT_0__A …
#define SIO_HI_IF_RAM_TRP_BPT_0__W …
#define SIO_HI_IF_RAM_TRP_BPT_0__M …
#define SIO_HI_IF_RAM_TRP_BPT_0__PRE …
#define SIO_HI_IF_RAM_TRP_BPT_1__A …
#define SIO_HI_IF_RAM_TRP_BPT_1__W …
#define SIO_HI_IF_RAM_TRP_BPT_1__M …
#define SIO_HI_IF_RAM_TRP_BPT_1__PRE …
#define SIO_HI_IF_RAM_TRP_STK_0__A …
#define SIO_HI_IF_RAM_TRP_STK_0__W …
#define SIO_HI_IF_RAM_TRP_STK_0__M …
#define SIO_HI_IF_RAM_TRP_STK_0__PRE …
#define SIO_HI_IF_RAM_TRP_STK_1__A …
#define SIO_HI_IF_RAM_TRP_STK_1__W …
#define SIO_HI_IF_RAM_TRP_STK_1__M …
#define SIO_HI_IF_RAM_TRP_STK_1__PRE …
#define SIO_HI_IF_RAM_FUN_BASE__A …
#define SIO_HI_IF_RAM_FUN_BASE__W …
#define SIO_HI_IF_RAM_FUN_BASE__M …
#define SIO_HI_IF_RAM_FUN_BASE__PRE …
#define SIO_HI_IF_COMM_EXEC__A …
#define SIO_HI_IF_COMM_EXEC__W …
#define SIO_HI_IF_COMM_EXEC__M …
#define SIO_HI_IF_COMM_EXEC__PRE …
#define SIO_HI_IF_COMM_EXEC_STOP …
#define SIO_HI_IF_COMM_EXEC_ACTIVE …
#define SIO_HI_IF_COMM_EXEC_HOLD …
#define SIO_HI_IF_COMM_EXEC_STEP …
#define SIO_HI_IF_COMM_STATE__A …
#define SIO_HI_IF_COMM_STATE__W …
#define SIO_HI_IF_COMM_STATE__M …
#define SIO_HI_IF_COMM_STATE__PRE …
#define SIO_HI_IF_COMM_INT_REQ__A …
#define SIO_HI_IF_COMM_INT_REQ__W …
#define SIO_HI_IF_COMM_INT_REQ__M …
#define SIO_HI_IF_COMM_INT_REQ__PRE …
#define SIO_HI_IF_COMM_INT_STA__A …
#define SIO_HI_IF_COMM_INT_STA__W …
#define SIO_HI_IF_COMM_INT_STA__M …
#define SIO_HI_IF_COMM_INT_STA__PRE …
#define SIO_HI_IF_COMM_INT_STA_STAT__B …
#define SIO_HI_IF_COMM_INT_STA_STAT__W …
#define SIO_HI_IF_COMM_INT_STA_STAT__M …
#define SIO_HI_IF_COMM_INT_STA_STAT__PRE …
#define SIO_HI_IF_COMM_INT_MSK__A …
#define SIO_HI_IF_COMM_INT_MSK__W …
#define SIO_HI_IF_COMM_INT_MSK__M …
#define SIO_HI_IF_COMM_INT_MSK__PRE …
#define SIO_HI_IF_COMM_INT_MSK_STAT__B …
#define SIO_HI_IF_COMM_INT_MSK_STAT__W …
#define SIO_HI_IF_COMM_INT_MSK_STAT__M …
#define SIO_HI_IF_COMM_INT_MSK_STAT__PRE …
#define SIO_HI_IF_COMM_INT_STM__A …
#define SIO_HI_IF_COMM_INT_STM__W …
#define SIO_HI_IF_COMM_INT_STM__M …
#define SIO_HI_IF_COMM_INT_STM__PRE …
#define SIO_HI_IF_COMM_INT_STM_STAT__B …
#define SIO_HI_IF_COMM_INT_STM_STAT__W …
#define SIO_HI_IF_COMM_INT_STM_STAT__M …
#define SIO_HI_IF_COMM_INT_STM_STAT__PRE …
#define SIO_HI_IF_STK_0__A …
#define SIO_HI_IF_STK_0__W …
#define SIO_HI_IF_STK_0__M …
#define SIO_HI_IF_STK_0__PRE …
#define SIO_HI_IF_STK_0_ADDR__B …
#define SIO_HI_IF_STK_0_ADDR__W …
#define SIO_HI_IF_STK_0_ADDR__M …
#define SIO_HI_IF_STK_0_ADDR__PRE …
#define SIO_HI_IF_STK_1__A …
#define SIO_HI_IF_STK_1__W …
#define SIO_HI_IF_STK_1__M …
#define SIO_HI_IF_STK_1__PRE …
#define SIO_HI_IF_STK_1_ADDR__B …
#define SIO_HI_IF_STK_1_ADDR__W …
#define SIO_HI_IF_STK_1_ADDR__M …
#define SIO_HI_IF_STK_1_ADDR__PRE …
#define SIO_HI_IF_STK_2__A …
#define SIO_HI_IF_STK_2__W …
#define SIO_HI_IF_STK_2__M …
#define SIO_HI_IF_STK_2__PRE …
#define SIO_HI_IF_STK_2_ADDR__B …
#define SIO_HI_IF_STK_2_ADDR__W …
#define SIO_HI_IF_STK_2_ADDR__M …
#define SIO_HI_IF_STK_2_ADDR__PRE …
#define SIO_HI_IF_STK_3__A …
#define SIO_HI_IF_STK_3__W …
#define SIO_HI_IF_STK_3__M …
#define SIO_HI_IF_STK_3__PRE …
#define SIO_HI_IF_STK_3_ADDR__B …
#define SIO_HI_IF_STK_3_ADDR__W …
#define SIO_HI_IF_STK_3_ADDR__M …
#define SIO_HI_IF_STK_3_ADDR__PRE …
#define SIO_HI_IF_BPT_IDX__A …
#define SIO_HI_IF_BPT_IDX__W …
#define SIO_HI_IF_BPT_IDX__M …
#define SIO_HI_IF_BPT_IDX__PRE …
#define SIO_HI_IF_BPT_IDX_ADDR__B …
#define SIO_HI_IF_BPT_IDX_ADDR__W …
#define SIO_HI_IF_BPT_IDX_ADDR__M …
#define SIO_HI_IF_BPT_IDX_ADDR__PRE …
#define SIO_HI_IF_BPT__A …
#define SIO_HI_IF_BPT__W …
#define SIO_HI_IF_BPT__M …
#define SIO_HI_IF_BPT__PRE …
#define SIO_HI_IF_BPT_ADDR__B …
#define SIO_HI_IF_BPT_ADDR__W …
#define SIO_HI_IF_BPT_ADDR__M …
#define SIO_HI_IF_BPT_ADDR__PRE …
#define SIO_CC_COMM_EXEC__A …
#define SIO_CC_COMM_EXEC__W …
#define SIO_CC_COMM_EXEC__M …
#define SIO_CC_COMM_EXEC__PRE …
#define SIO_CC_COMM_EXEC_STOP …
#define SIO_CC_COMM_EXEC_ACTIVE …
#define SIO_CC_COMM_EXEC_HOLD …
#define SIO_CC_PLL_MODE__A …
#define SIO_CC_PLL_MODE__W …
#define SIO_CC_PLL_MODE__M …
#define SIO_CC_PLL_MODE__PRE …
#define SIO_CC_PLL_MODE_FREF_SEL__B …
#define SIO_CC_PLL_MODE_FREF_SEL__W …
#define SIO_CC_PLL_MODE_FREF_SEL__M …
#define SIO_CC_PLL_MODE_FREF_SEL__PRE …
#define SIO_CC_PLL_MODE_FREF_SEL_OHW …
#define SIO_CC_PLL_MODE_FREF_SEL_27_00 …
#define SIO_CC_PLL_MODE_FREF_SEL_20_25 …
#define SIO_CC_PLL_MODE_FREF_SEL_4_00 …
#define SIO_CC_PLL_MODE_LOCKSEL__B …
#define SIO_CC_PLL_MODE_LOCKSEL__W …
#define SIO_CC_PLL_MODE_LOCKSEL__M …
#define SIO_CC_PLL_MODE_LOCKSEL__PRE …
#define SIO_CC_PLL_MODE_BYPASS__B …
#define SIO_CC_PLL_MODE_BYPASS__W …
#define SIO_CC_PLL_MODE_BYPASS__M …
#define SIO_CC_PLL_MODE_BYPASS__PRE …
#define SIO_CC_PLL_MODE_BYPASS_OHW …
#define SIO_CC_PLL_MODE_BYPASS_OFF …
#define SIO_CC_PLL_MODE_BYPASS_ON …
#define SIO_CC_PLL_TEST__A …
#define SIO_CC_PLL_TEST__W …
#define SIO_CC_PLL_TEST__M …
#define SIO_CC_PLL_TEST__PRE …
#define SIO_CC_PLL_LOCK__A …
#define SIO_CC_PLL_LOCK__W …
#define SIO_CC_PLL_LOCK__M …
#define SIO_CC_PLL_LOCK__PRE …
#define SIO_CC_CLK_MODE__A …
#define SIO_CC_CLK_MODE__W …
#define SIO_CC_CLK_MODE__M …
#define SIO_CC_CLK_MODE__PRE …
#define SIO_CC_CLK_MODE_DELAY__B …
#define SIO_CC_CLK_MODE_DELAY__W …
#define SIO_CC_CLK_MODE_DELAY__M …
#define SIO_CC_CLK_MODE_DELAY__PRE …
#define SIO_CC_CLK_MODE_INVERT__B …
#define SIO_CC_CLK_MODE_INVERT__W …
#define SIO_CC_CLK_MODE_INVERT__M …
#define SIO_CC_CLK_MODE_INVERT__PRE …
#define SIO_CC_PWD_MODE__A …
#define SIO_CC_PWD_MODE__W …
#define SIO_CC_PWD_MODE__M …
#define SIO_CC_PWD_MODE__PRE …
#define SIO_CC_PWD_MODE_LEVEL__B …
#define SIO_CC_PWD_MODE_LEVEL__W …
#define SIO_CC_PWD_MODE_LEVEL__M …
#define SIO_CC_PWD_MODE_LEVEL__PRE …
#define SIO_CC_PWD_MODE_LEVEL_NONE …
#define SIO_CC_PWD_MODE_LEVEL_CLOCK …
#define SIO_CC_PWD_MODE_LEVEL_PLL …
#define SIO_CC_PWD_MODE_LEVEL_OSC …
#define SIO_CC_PWD_MODE_USE_LOCK__B …
#define SIO_CC_PWD_MODE_USE_LOCK__W …
#define SIO_CC_PWD_MODE_USE_LOCK__M …
#define SIO_CC_PWD_MODE_USE_LOCK__PRE …
#define SIO_CC_SOFT_RST__A …
#define SIO_CC_SOFT_RST__W …
#define SIO_CC_SOFT_RST__M …
#define SIO_CC_SOFT_RST__PRE …
#define SIO_CC_SOFT_RST_SYS__B …
#define SIO_CC_SOFT_RST_SYS__W …
#define SIO_CC_SOFT_RST_SYS__M …
#define SIO_CC_SOFT_RST_SYS__PRE …
#define SIO_CC_SOFT_RST_OSC__B …
#define SIO_CC_SOFT_RST_OSC__W …
#define SIO_CC_SOFT_RST_OSC__M …
#define SIO_CC_SOFT_RST_OSC__PRE …
#define SIO_CC_UPDATE__A …
#define SIO_CC_UPDATE__W …
#define SIO_CC_UPDATE__M …
#define SIO_CC_UPDATE__PRE …
#define SIO_CC_UPDATE_KEY …
#define SIO_SA_COMM_EXEC__A …
#define SIO_SA_COMM_EXEC__W …
#define SIO_SA_COMM_EXEC__M …
#define SIO_SA_COMM_EXEC__PRE …
#define SIO_SA_COMM_EXEC_STOP …
#define SIO_SA_COMM_EXEC_ACTIVE …
#define SIO_SA_COMM_EXEC_HOLD …
#define SIO_SA_COMM_INT_REQ__A …
#define SIO_SA_COMM_INT_REQ__W …
#define SIO_SA_COMM_INT_REQ__M …
#define SIO_SA_COMM_INT_REQ__PRE …
#define SIO_SA_COMM_INT_STA__A …
#define SIO_SA_COMM_INT_STA__W …
#define SIO_SA_COMM_INT_STA__M …
#define SIO_SA_COMM_INT_STA__PRE …
#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__B …
#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__W …
#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__M …
#define SIO_SA_COMM_INT_STA_TR_END_INT_STA__PRE …
#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__B …
#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__W …
#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__M …
#define SIO_SA_COMM_INT_STA_TR_BUFF_EMPTY_INT__PRE …
#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__B …
#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__W …
#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__M …
#define SIO_SA_COMM_INT_STA_RX_END_INT_STA__PRE …
#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__B …
#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__W …
#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__M …
#define SIO_SA_COMM_INT_STA_RX_BUFF_FULL_INT__PRE …
#define SIO_SA_COMM_INT_MSK__A …
#define SIO_SA_COMM_INT_MSK__W …
#define SIO_SA_COMM_INT_MSK__M …
#define SIO_SA_COMM_INT_MSK__PRE …
#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__B …
#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__W …
#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__M …
#define SIO_SA_COMM_INT_MSK_TR_END_INT_MASK__PRE …
#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__B …
#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__W …
#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__M …
#define SIO_SA_COMM_INT_MSK_TR_BUFF_EMPTY_MASK__PRE …
#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__B …
#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__W …
#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__M …
#define SIO_SA_COMM_INT_MSK_RX_END_INT_MASK__PRE …
#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__B …
#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__W …
#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__M …
#define SIO_SA_COMM_INT_MSK_RX_BUFF_FULL_MASK__PRE …
#define SIO_SA_COMM_INT_STM__A …
#define SIO_SA_COMM_INT_STM__W …
#define SIO_SA_COMM_INT_STM__M …
#define SIO_SA_COMM_INT_STM__PRE …
#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__B …
#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__W …
#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__M …
#define SIO_SA_COMM_INT_STM_TR_END_INT_MASK__PRE …
#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__B …
#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__W …
#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__M …
#define SIO_SA_COMM_INT_STM_TR_BUFF_EMPTY_MASK__PRE …
#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__B …
#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__W …
#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__M …
#define SIO_SA_COMM_INT_STM_RX_END_INT_MASK__PRE …
#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__B …
#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__W …
#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__M …
#define SIO_SA_COMM_INT_STM_RX_BUFF_FULL_MASK__PRE …
#define SIO_SA_PRESCALER__A …
#define SIO_SA_PRESCALER__W …
#define SIO_SA_PRESCALER__M …
#define SIO_SA_PRESCALER__PRE …
#define SIO_SA_TX_DATA0__A …
#define SIO_SA_TX_DATA0__W …
#define SIO_SA_TX_DATA0__M …
#define SIO_SA_TX_DATA0__PRE …
#define SIO_SA_TX_DATA1__A …
#define SIO_SA_TX_DATA1__W …
#define SIO_SA_TX_DATA1__M …
#define SIO_SA_TX_DATA1__PRE …
#define SIO_SA_TX_DATA2__A …
#define SIO_SA_TX_DATA2__W …
#define SIO_SA_TX_DATA2__M …
#define SIO_SA_TX_DATA2__PRE …
#define SIO_SA_TX_DATA3__A …
#define SIO_SA_TX_DATA3__W …
#define SIO_SA_TX_DATA3__M …
#define SIO_SA_TX_DATA3__PRE …
#define SIO_SA_TX_LENGTH__A …
#define SIO_SA_TX_LENGTH__W …
#define SIO_SA_TX_LENGTH__M …
#define SIO_SA_TX_LENGTH__PRE …
#define SIO_SA_TX_COMMAND__A …
#define SIO_SA_TX_COMMAND__W …
#define SIO_SA_TX_COMMAND__M …
#define SIO_SA_TX_COMMAND__PRE …
#define SIO_SA_TX_COMMAND_TX_INVERT__B …
#define SIO_SA_TX_COMMAND_TX_INVERT__W …
#define SIO_SA_TX_COMMAND_TX_INVERT__M …
#define SIO_SA_TX_COMMAND_TX_INVERT__PRE …
#define SIO_SA_TX_COMMAND_TX_ENABLE__B …
#define SIO_SA_TX_COMMAND_TX_ENABLE__W …
#define SIO_SA_TX_COMMAND_TX_ENABLE__M …
#define SIO_SA_TX_COMMAND_TX_ENABLE__PRE …
#define SIO_SA_TX_STATUS__A …
#define SIO_SA_TX_STATUS__W …
#define SIO_SA_TX_STATUS__M …
#define SIO_SA_TX_STATUS__PRE …
#define SIO_SA_TX_STATUS_BUSY__B …
#define SIO_SA_TX_STATUS_BUSY__W …
#define SIO_SA_TX_STATUS_BUSY__M …
#define SIO_SA_TX_STATUS_BUSY__PRE …
#define SIO_SA_TX_STATUS_BUFF_FULL__B …
#define SIO_SA_TX_STATUS_BUFF_FULL__W …
#define SIO_SA_TX_STATUS_BUFF_FULL__M …
#define SIO_SA_TX_STATUS_BUFF_FULL__PRE …
#define SIO_SA_RX_DATA0__A …
#define SIO_SA_RX_DATA0__W …
#define SIO_SA_RX_DATA0__M …
#define SIO_SA_RX_DATA0__PRE …
#define SIO_SA_RX_DATA1__A …
#define SIO_SA_RX_DATA1__W …
#define SIO_SA_RX_DATA1__M …
#define SIO_SA_RX_DATA1__PRE …
#define SIO_SA_RX_LENGTH__A …
#define SIO_SA_RX_LENGTH__W …
#define SIO_SA_RX_LENGTH__M …
#define SIO_SA_RX_LENGTH__PRE …
#define SIO_SA_RX_COMMAND__A …
#define SIO_SA_RX_COMMAND__W …
#define SIO_SA_RX_COMMAND__M …
#define SIO_SA_RX_COMMAND__PRE …
#define SIO_SA_RX_COMMAND_RX_INVERT__B …
#define SIO_SA_RX_COMMAND_RX_INVERT__W …
#define SIO_SA_RX_COMMAND_RX_INVERT__M …
#define SIO_SA_RX_COMMAND_RX_INVERT__PRE …
#define SIO_SA_RX_STATUS__A …
#define SIO_SA_RX_STATUS__W …
#define SIO_SA_RX_STATUS__M …
#define SIO_SA_RX_STATUS__PRE …
#define SIO_SA_RX_STATUS_BUSY__B …
#define SIO_SA_RX_STATUS_BUSY__W …
#define SIO_SA_RX_STATUS_BUSY__M …
#define SIO_SA_RX_STATUS_BUSY__PRE …
#define SIO_SA_RX_STATUS_BUFF_FULL__B …
#define SIO_SA_RX_STATUS_BUFF_FULL__W …
#define SIO_SA_RX_STATUS_BUFF_FULL__M …
#define SIO_SA_RX_STATUS_BUFF_FULL__PRE …
#define SIO_PDR_COMM_EXEC__A …
#define SIO_PDR_COMM_EXEC__W …
#define SIO_PDR_COMM_EXEC__M …
#define SIO_PDR_COMM_EXEC__PRE …
#define SIO_PDR_COMM_EXEC_STOP …
#define SIO_PDR_COMM_EXEC_ACTIVE …
#define SIO_PDR_COMM_EXEC_HOLD …
#define SIO_PDR_MON_CFG__A …
#define SIO_PDR_MON_CFG__W …
#define SIO_PDR_MON_CFG__M …
#define SIO_PDR_MON_CFG__PRE …
#define SIO_PDR_MON_CFG_OSEL__B …
#define SIO_PDR_MON_CFG_OSEL__W …
#define SIO_PDR_MON_CFG_OSEL__M …
#define SIO_PDR_MON_CFG_OSEL__PRE …
#define SIO_PDR_MON_CFG_IACT__B …
#define SIO_PDR_MON_CFG_IACT__W …
#define SIO_PDR_MON_CFG_IACT__M …
#define SIO_PDR_MON_CFG_IACT__PRE …
#define SIO_PDR_FDB_CFG__A …
#define SIO_PDR_FDB_CFG__W …
#define SIO_PDR_FDB_CFG__M …
#define SIO_PDR_FDB_CFG__PRE …
#define SIO_PDR_FDB_CFG_SEL__B …
#define SIO_PDR_FDB_CFG_SEL__W …
#define SIO_PDR_FDB_CFG_SEL__M …
#define SIO_PDR_FDB_CFG_SEL__PRE …
#define SIO_PDR_SMA_RX_SEL__A …
#define SIO_PDR_SMA_RX_SEL__W …
#define SIO_PDR_SMA_RX_SEL__M …
#define SIO_PDR_SMA_RX_SEL__PRE …
#define SIO_PDR_SMA_RX_SEL_SEL__B …
#define SIO_PDR_SMA_RX_SEL_SEL__W …
#define SIO_PDR_SMA_RX_SEL_SEL__M …
#define SIO_PDR_SMA_RX_SEL_SEL__PRE …
#define SIO_PDR_SMA_TX_SILENT__A …
#define SIO_PDR_SMA_TX_SILENT__W …
#define SIO_PDR_SMA_TX_SILENT__M …
#define SIO_PDR_SMA_TX_SILENT__PRE …
#define SIO_PDR_UIO_IN_LO__A …
#define SIO_PDR_UIO_IN_LO__W …
#define SIO_PDR_UIO_IN_LO__M …
#define SIO_PDR_UIO_IN_LO__PRE …
#define SIO_PDR_UIO_IN_LO_DATA__B …
#define SIO_PDR_UIO_IN_LO_DATA__W …
#define SIO_PDR_UIO_IN_LO_DATA__M …
#define SIO_PDR_UIO_IN_LO_DATA__PRE …
#define SIO_PDR_UIO_IN_HI__A …
#define SIO_PDR_UIO_IN_HI__W …
#define SIO_PDR_UIO_IN_HI__M …
#define SIO_PDR_UIO_IN_HI__PRE …
#define SIO_PDR_UIO_IN_HI_DATA__B …
#define SIO_PDR_UIO_IN_HI_DATA__W …
#define SIO_PDR_UIO_IN_HI_DATA__M …
#define SIO_PDR_UIO_IN_HI_DATA__PRE …
#define SIO_PDR_UIO_OUT_LO__A …
#define SIO_PDR_UIO_OUT_LO__W …
#define SIO_PDR_UIO_OUT_LO__M …
#define SIO_PDR_UIO_OUT_LO__PRE …
#define SIO_PDR_UIO_OUT_LO_DATA__B …
#define SIO_PDR_UIO_OUT_LO_DATA__W …
#define SIO_PDR_UIO_OUT_LO_DATA__M …
#define SIO_PDR_UIO_OUT_LO_DATA__PRE …
#define SIO_PDR_UIO_OUT_HI__A …
#define SIO_PDR_UIO_OUT_HI__W …
#define SIO_PDR_UIO_OUT_HI__M …
#define SIO_PDR_UIO_OUT_HI__PRE …
#define SIO_PDR_UIO_OUT_HI_DATA__B …
#define SIO_PDR_UIO_OUT_HI_DATA__W …
#define SIO_PDR_UIO_OUT_HI_DATA__M …
#define SIO_PDR_UIO_OUT_HI_DATA__PRE …
#define SIO_PDR_PWM1_MODE__A …
#define SIO_PDR_PWM1_MODE__W …
#define SIO_PDR_PWM1_MODE__M …
#define SIO_PDR_PWM1_MODE__PRE …
#define SIO_PDR_PWM1_PRESCALE__A …
#define SIO_PDR_PWM1_PRESCALE__W …
#define SIO_PDR_PWM1_PRESCALE__M …
#define SIO_PDR_PWM1_PRESCALE__PRE …
#define SIO_PDR_PWM1_VALUE__A …
#define SIO_PDR_PWM1_VALUE__W …
#define SIO_PDR_PWM1_VALUE__M …
#define SIO_PDR_PWM1_VALUE__PRE …
#define SIO_PDR_PWM2_MODE__A …
#define SIO_PDR_PWM2_MODE__W …
#define SIO_PDR_PWM2_MODE__M …
#define SIO_PDR_PWM2_MODE__PRE …
#define SIO_PDR_PWM2_PRESCALE__A …
#define SIO_PDR_PWM2_PRESCALE__W …
#define SIO_PDR_PWM2_PRESCALE__M …
#define SIO_PDR_PWM2_PRESCALE__PRE …
#define SIO_PDR_PWM2_VALUE__A …
#define SIO_PDR_PWM2_VALUE__W …
#define SIO_PDR_PWM2_VALUE__M …
#define SIO_PDR_PWM2_VALUE__PRE …
#define SIO_PDR_OHW_CFG__A …
#define SIO_PDR_OHW_CFG__W …
#define SIO_PDR_OHW_CFG__M …
#define SIO_PDR_OHW_CFG__PRE …
#define SIO_PDR_OHW_CFG_FREF_SEL__B …
#define SIO_PDR_OHW_CFG_FREF_SEL__W …
#define SIO_PDR_OHW_CFG_FREF_SEL__M …
#define SIO_PDR_OHW_CFG_FREF_SEL__PRE …
#define SIO_PDR_OHW_CFG_BYPASS__B …
#define SIO_PDR_OHW_CFG_BYPASS__W …
#define SIO_PDR_OHW_CFG_BYPASS__M …
#define SIO_PDR_OHW_CFG_BYPASS__PRE …
#define SIO_PDR_OHW_CFG_ASEL__B …
#define SIO_PDR_OHW_CFG_ASEL__W …
#define SIO_PDR_OHW_CFG_ASEL__M …
#define SIO_PDR_OHW_CFG_ASEL__PRE …
#define SIO_PDR_OHW_CFG_SPEED__B …
#define SIO_PDR_OHW_CFG_SPEED__W …
#define SIO_PDR_OHW_CFG_SPEED__M …
#define SIO_PDR_OHW_CFG_SPEED__PRE …
#define SIO_PDR_I2S_WS_CFG__A …
#define SIO_PDR_I2S_WS_CFG__W …
#define SIO_PDR_I2S_WS_CFG__M …
#define SIO_PDR_I2S_WS_CFG__PRE …
#define SIO_PDR_I2S_WS_CFG_MODE__B …
#define SIO_PDR_I2S_WS_CFG_MODE__W …
#define SIO_PDR_I2S_WS_CFG_MODE__M …
#define SIO_PDR_I2S_WS_CFG_MODE__PRE …
#define SIO_PDR_I2S_WS_CFG_DRIVE__B …
#define SIO_PDR_I2S_WS_CFG_DRIVE__W …
#define SIO_PDR_I2S_WS_CFG_DRIVE__M …
#define SIO_PDR_I2S_WS_CFG_DRIVE__PRE …
#define SIO_PDR_I2S_WS_CFG_KEEP__B …
#define SIO_PDR_I2S_WS_CFG_KEEP__W …
#define SIO_PDR_I2S_WS_CFG_KEEP__M …
#define SIO_PDR_I2S_WS_CFG_KEEP__PRE …
#define SIO_PDR_I2S_WS_CFG_UIO__B …
#define SIO_PDR_I2S_WS_CFG_UIO__W …
#define SIO_PDR_I2S_WS_CFG_UIO__M …
#define SIO_PDR_I2S_WS_CFG_UIO__PRE …
#define SIO_PDR_GPIO_CFG__A …
#define SIO_PDR_GPIO_CFG__W …
#define SIO_PDR_GPIO_CFG__M …
#define SIO_PDR_GPIO_CFG__PRE …
#define SIO_PDR_GPIO_CFG_MODE__B …
#define SIO_PDR_GPIO_CFG_MODE__W …
#define SIO_PDR_GPIO_CFG_MODE__M …
#define SIO_PDR_GPIO_CFG_MODE__PRE …
#define SIO_PDR_GPIO_CFG_DRIVE__B …
#define SIO_PDR_GPIO_CFG_DRIVE__W …
#define SIO_PDR_GPIO_CFG_DRIVE__M …
#define SIO_PDR_GPIO_CFG_DRIVE__PRE …
#define SIO_PDR_GPIO_CFG_KEEP__B …
#define SIO_PDR_GPIO_CFG_KEEP__W …
#define SIO_PDR_GPIO_CFG_KEEP__M …
#define SIO_PDR_GPIO_CFG_KEEP__PRE …
#define SIO_PDR_GPIO_CFG_UIO__B …
#define SIO_PDR_GPIO_CFG_UIO__W …
#define SIO_PDR_GPIO_CFG_UIO__M …
#define SIO_PDR_GPIO_CFG_UIO__PRE …
#define SIO_PDR_IRQN_CFG__A …
#define SIO_PDR_IRQN_CFG__W …
#define SIO_PDR_IRQN_CFG__M …
#define SIO_PDR_IRQN_CFG__PRE …
#define SIO_PDR_IRQN_CFG_MODE__B …
#define SIO_PDR_IRQN_CFG_MODE__W …
#define SIO_PDR_IRQN_CFG_MODE__M …
#define SIO_PDR_IRQN_CFG_MODE__PRE …
#define SIO_PDR_IRQN_CFG_DRIVE__B …
#define SIO_PDR_IRQN_CFG_DRIVE__W …
#define SIO_PDR_IRQN_CFG_DRIVE__M …
#define SIO_PDR_IRQN_CFG_DRIVE__PRE …
#define SIO_PDR_IRQN_CFG_KEEP__B …
#define SIO_PDR_IRQN_CFG_KEEP__W …
#define SIO_PDR_IRQN_CFG_KEEP__M …
#define SIO_PDR_IRQN_CFG_KEEP__PRE …
#define SIO_PDR_IRQN_CFG_UIO__B …
#define SIO_PDR_IRQN_CFG_UIO__W …
#define SIO_PDR_IRQN_CFG_UIO__M …
#define SIO_PDR_IRQN_CFG_UIO__PRE …
#define SIO_PDR_OOB_CRX_CFG__A …
#define SIO_PDR_OOB_CRX_CFG__W …
#define SIO_PDR_OOB_CRX_CFG__M …
#define SIO_PDR_OOB_CRX_CFG__PRE …
#define SIO_PDR_OOB_CRX_CFG_MODE__B …
#define SIO_PDR_OOB_CRX_CFG_MODE__W …
#define SIO_PDR_OOB_CRX_CFG_MODE__M …
#define SIO_PDR_OOB_CRX_CFG_MODE__PRE …
#define SIO_PDR_OOB_CRX_CFG_DRIVE__B …
#define SIO_PDR_OOB_CRX_CFG_DRIVE__W …
#define SIO_PDR_OOB_CRX_CFG_DRIVE__M …
#define SIO_PDR_OOB_CRX_CFG_DRIVE__PRE …
#define SIO_PDR_OOB_CRX_CFG_KEEP__B …
#define SIO_PDR_OOB_CRX_CFG_KEEP__W …
#define SIO_PDR_OOB_CRX_CFG_KEEP__M …
#define SIO_PDR_OOB_CRX_CFG_KEEP__PRE …
#define SIO_PDR_OOB_CRX_CFG_UIO__B …
#define SIO_PDR_OOB_CRX_CFG_UIO__W …
#define SIO_PDR_OOB_CRX_CFG_UIO__M …
#define SIO_PDR_OOB_CRX_CFG_UIO__PRE …
#define SIO_PDR_OOB_DRX_CFG__A …
#define SIO_PDR_OOB_DRX_CFG__W …
#define SIO_PDR_OOB_DRX_CFG__M …
#define SIO_PDR_OOB_DRX_CFG__PRE …
#define SIO_PDR_OOB_DRX_CFG_MODE__B …
#define SIO_PDR_OOB_DRX_CFG_MODE__W …
#define SIO_PDR_OOB_DRX_CFG_MODE__M …
#define SIO_PDR_OOB_DRX_CFG_MODE__PRE …
#define SIO_PDR_OOB_DRX_CFG_DRIVE__B …
#define SIO_PDR_OOB_DRX_CFG_DRIVE__W …
#define SIO_PDR_OOB_DRX_CFG_DRIVE__M …
#define SIO_PDR_OOB_DRX_CFG_DRIVE__PRE …
#define SIO_PDR_OOB_DRX_CFG_KEEP__B …
#define SIO_PDR_OOB_DRX_CFG_KEEP__W …
#define SIO_PDR_OOB_DRX_CFG_KEEP__M …
#define SIO_PDR_OOB_DRX_CFG_KEEP__PRE …
#define SIO_PDR_OOB_DRX_CFG_UIO__B …
#define SIO_PDR_OOB_DRX_CFG_UIO__W …
#define SIO_PDR_OOB_DRX_CFG_UIO__M …
#define SIO_PDR_OOB_DRX_CFG_UIO__PRE …
#define SIO_PDR_MSTRT_CFG__A …
#define SIO_PDR_MSTRT_CFG__W …
#define SIO_PDR_MSTRT_CFG__M …
#define SIO_PDR_MSTRT_CFG__PRE …
#define SIO_PDR_MSTRT_CFG_MODE__B …
#define SIO_PDR_MSTRT_CFG_MODE__W …
#define SIO_PDR_MSTRT_CFG_MODE__M …
#define SIO_PDR_MSTRT_CFG_MODE__PRE …
#define SIO_PDR_MSTRT_CFG_DRIVE__B …
#define SIO_PDR_MSTRT_CFG_DRIVE__W …
#define SIO_PDR_MSTRT_CFG_DRIVE__M …
#define SIO_PDR_MSTRT_CFG_DRIVE__PRE …
#define SIO_PDR_MSTRT_CFG_KEEP__B …
#define SIO_PDR_MSTRT_CFG_KEEP__W …
#define SIO_PDR_MSTRT_CFG_KEEP__M …
#define SIO_PDR_MSTRT_CFG_KEEP__PRE …
#define SIO_PDR_MSTRT_CFG_UIO__B …
#define SIO_PDR_MSTRT_CFG_UIO__W …
#define SIO_PDR_MSTRT_CFG_UIO__M …
#define SIO_PDR_MSTRT_CFG_UIO__PRE …
#define SIO_PDR_MERR_CFG__A …
#define SIO_PDR_MERR_CFG__W …
#define SIO_PDR_MERR_CFG__M …
#define SIO_PDR_MERR_CFG__PRE …
#define SIO_PDR_MERR_CFG_MODE__B …
#define SIO_PDR_MERR_CFG_MODE__W …
#define SIO_PDR_MERR_CFG_MODE__M …
#define SIO_PDR_MERR_CFG_MODE__PRE …
#define SIO_PDR_MERR_CFG_DRIVE__B …
#define SIO_PDR_MERR_CFG_DRIVE__W …
#define SIO_PDR_MERR_CFG_DRIVE__M …
#define SIO_PDR_MERR_CFG_DRIVE__PRE …
#define SIO_PDR_MERR_CFG_KEEP__B …
#define SIO_PDR_MERR_CFG_KEEP__W …
#define SIO_PDR_MERR_CFG_KEEP__M …
#define SIO_PDR_MERR_CFG_KEEP__PRE …
#define SIO_PDR_MERR_CFG_UIO__B …
#define SIO_PDR_MERR_CFG_UIO__W …
#define SIO_PDR_MERR_CFG_UIO__M …
#define SIO_PDR_MERR_CFG_UIO__PRE …
#define SIO_PDR_MCLK_CFG__A …
#define SIO_PDR_MCLK_CFG__W …
#define SIO_PDR_MCLK_CFG__M …
#define SIO_PDR_MCLK_CFG__PRE …
#define SIO_PDR_MCLK_CFG_MODE__B …
#define SIO_PDR_MCLK_CFG_MODE__W …
#define SIO_PDR_MCLK_CFG_MODE__M …
#define SIO_PDR_MCLK_CFG_MODE__PRE …
#define SIO_PDR_MCLK_CFG_DRIVE__B …
#define SIO_PDR_MCLK_CFG_DRIVE__W …
#define SIO_PDR_MCLK_CFG_DRIVE__M …
#define SIO_PDR_MCLK_CFG_DRIVE__PRE …
#define SIO_PDR_MCLK_CFG_KEEP__B …
#define SIO_PDR_MCLK_CFG_KEEP__W …
#define SIO_PDR_MCLK_CFG_KEEP__M …
#define SIO_PDR_MCLK_CFG_KEEP__PRE …
#define SIO_PDR_MCLK_CFG_UIO__B …
#define SIO_PDR_MCLK_CFG_UIO__W …
#define SIO_PDR_MCLK_CFG_UIO__M …
#define SIO_PDR_MCLK_CFG_UIO__PRE …
#define SIO_PDR_MVAL_CFG__A …
#define SIO_PDR_MVAL_CFG__W …
#define SIO_PDR_MVAL_CFG__M …
#define SIO_PDR_MVAL_CFG__PRE …
#define SIO_PDR_MVAL_CFG_MODE__B …
#define SIO_PDR_MVAL_CFG_MODE__W …
#define SIO_PDR_MVAL_CFG_MODE__M …
#define SIO_PDR_MVAL_CFG_MODE__PRE …
#define SIO_PDR_MVAL_CFG_DRIVE__B …
#define SIO_PDR_MVAL_CFG_DRIVE__W …
#define SIO_PDR_MVAL_CFG_DRIVE__M …
#define SIO_PDR_MVAL_CFG_DRIVE__PRE …
#define SIO_PDR_MVAL_CFG_KEEP__B …
#define SIO_PDR_MVAL_CFG_KEEP__W …
#define SIO_PDR_MVAL_CFG_KEEP__M …
#define SIO_PDR_MVAL_CFG_KEEP__PRE …
#define SIO_PDR_MVAL_CFG_UIO__B …
#define SIO_PDR_MVAL_CFG_UIO__W …
#define SIO_PDR_MVAL_CFG_UIO__M …
#define SIO_PDR_MVAL_CFG_UIO__PRE …
#define SIO_PDR_MD0_CFG__A …
#define SIO_PDR_MD0_CFG__W …
#define SIO_PDR_MD0_CFG__M …
#define SIO_PDR_MD0_CFG__PRE …
#define SIO_PDR_MD0_CFG_MODE__B …
#define SIO_PDR_MD0_CFG_MODE__W …
#define SIO_PDR_MD0_CFG_MODE__M …
#define SIO_PDR_MD0_CFG_MODE__PRE …
#define SIO_PDR_MD0_CFG_DRIVE__B …
#define SIO_PDR_MD0_CFG_DRIVE__W …
#define SIO_PDR_MD0_CFG_DRIVE__M …
#define SIO_PDR_MD0_CFG_DRIVE__PRE …
#define SIO_PDR_MD0_CFG_KEEP__B …
#define SIO_PDR_MD0_CFG_KEEP__W …
#define SIO_PDR_MD0_CFG_KEEP__M …
#define SIO_PDR_MD0_CFG_KEEP__PRE …
#define SIO_PDR_MD0_CFG_UIO__B …
#define SIO_PDR_MD0_CFG_UIO__W …
#define SIO_PDR_MD0_CFG_UIO__M …
#define SIO_PDR_MD0_CFG_UIO__PRE …
#define SIO_PDR_MD1_CFG__A …
#define SIO_PDR_MD1_CFG__W …
#define SIO_PDR_MD1_CFG__M …
#define SIO_PDR_MD1_CFG__PRE …
#define SIO_PDR_MD1_CFG_MODE__B …
#define SIO_PDR_MD1_CFG_MODE__W …
#define SIO_PDR_MD1_CFG_MODE__M …
#define SIO_PDR_MD1_CFG_MODE__PRE …
#define SIO_PDR_MD1_CFG_DRIVE__B …
#define SIO_PDR_MD1_CFG_DRIVE__W …
#define SIO_PDR_MD1_CFG_DRIVE__M …
#define SIO_PDR_MD1_CFG_DRIVE__PRE …
#define SIO_PDR_MD1_CFG_KEEP__B …
#define SIO_PDR_MD1_CFG_KEEP__W …
#define SIO_PDR_MD1_CFG_KEEP__M …
#define SIO_PDR_MD1_CFG_KEEP__PRE …
#define SIO_PDR_MD1_CFG_UIO__B …
#define SIO_PDR_MD1_CFG_UIO__W …
#define SIO_PDR_MD1_CFG_UIO__M …
#define SIO_PDR_MD1_CFG_UIO__PRE …
#define SIO_PDR_MD2_CFG__A …
#define SIO_PDR_MD2_CFG__W …
#define SIO_PDR_MD2_CFG__M …
#define SIO_PDR_MD2_CFG__PRE …
#define SIO_PDR_MD2_CFG_MODE__B …
#define SIO_PDR_MD2_CFG_MODE__W …
#define SIO_PDR_MD2_CFG_MODE__M …
#define SIO_PDR_MD2_CFG_MODE__PRE …
#define SIO_PDR_MD2_CFG_DRIVE__B …
#define SIO_PDR_MD2_CFG_DRIVE__W …
#define SIO_PDR_MD2_CFG_DRIVE__M …
#define SIO_PDR_MD2_CFG_DRIVE__PRE …
#define SIO_PDR_MD2_CFG_KEEP__B …
#define SIO_PDR_MD2_CFG_KEEP__W …
#define SIO_PDR_MD2_CFG_KEEP__M …
#define SIO_PDR_MD2_CFG_KEEP__PRE …
#define SIO_PDR_MD2_CFG_UIO__B …
#define SIO_PDR_MD2_CFG_UIO__W …
#define SIO_PDR_MD2_CFG_UIO__M …
#define SIO_PDR_MD2_CFG_UIO__PRE …
#define SIO_PDR_MD3_CFG__A …
#define SIO_PDR_MD3_CFG__W …
#define SIO_PDR_MD3_CFG__M …
#define SIO_PDR_MD3_CFG__PRE …
#define SIO_PDR_MD3_CFG_MODE__B …
#define SIO_PDR_MD3_CFG_MODE__W …
#define SIO_PDR_MD3_CFG_MODE__M …
#define SIO_PDR_MD3_CFG_MODE__PRE …
#define SIO_PDR_MD3_CFG_DRIVE__B …
#define SIO_PDR_MD3_CFG_DRIVE__W …
#define SIO_PDR_MD3_CFG_DRIVE__M …
#define SIO_PDR_MD3_CFG_DRIVE__PRE …
#define SIO_PDR_MD3_CFG_KEEP__B …
#define SIO_PDR_MD3_CFG_KEEP__W …
#define SIO_PDR_MD3_CFG_KEEP__M …
#define SIO_PDR_MD3_CFG_KEEP__PRE …
#define SIO_PDR_MD3_CFG_UIO__B …
#define SIO_PDR_MD3_CFG_UIO__W …
#define SIO_PDR_MD3_CFG_UIO__M …
#define SIO_PDR_MD3_CFG_UIO__PRE …
#define SIO_PDR_MD4_CFG__A …
#define SIO_PDR_MD4_CFG__W …
#define SIO_PDR_MD4_CFG__M …
#define SIO_PDR_MD4_CFG__PRE …
#define SIO_PDR_MD4_CFG_MODE__B …
#define SIO_PDR_MD4_CFG_MODE__W …
#define SIO_PDR_MD4_CFG_MODE__M …
#define SIO_PDR_MD4_CFG_MODE__PRE …
#define SIO_PDR_MD4_CFG_DRIVE__B …
#define SIO_PDR_MD4_CFG_DRIVE__W …
#define SIO_PDR_MD4_CFG_DRIVE__M …
#define SIO_PDR_MD4_CFG_DRIVE__PRE …
#define SIO_PDR_MD4_CFG_KEEP__B …
#define SIO_PDR_MD4_CFG_KEEP__W …
#define SIO_PDR_MD4_CFG_KEEP__M …
#define SIO_PDR_MD4_CFG_KEEP__PRE …
#define SIO_PDR_MD4_CFG_UIO__B …
#define SIO_PDR_MD4_CFG_UIO__W …
#define SIO_PDR_MD4_CFG_UIO__M …
#define SIO_PDR_MD4_CFG_UIO__PRE …
#define SIO_PDR_MD5_CFG__A …
#define SIO_PDR_MD5_CFG__W …
#define SIO_PDR_MD5_CFG__M …
#define SIO_PDR_MD5_CFG__PRE …
#define SIO_PDR_MD5_CFG_MODE__B …
#define SIO_PDR_MD5_CFG_MODE__W …
#define SIO_PDR_MD5_CFG_MODE__M …
#define SIO_PDR_MD5_CFG_MODE__PRE …
#define SIO_PDR_MD5_CFG_DRIVE__B …
#define SIO_PDR_MD5_CFG_DRIVE__W …
#define SIO_PDR_MD5_CFG_DRIVE__M …
#define SIO_PDR_MD5_CFG_DRIVE__PRE …
#define SIO_PDR_MD5_CFG_KEEP__B …
#define SIO_PDR_MD5_CFG_KEEP__W …
#define SIO_PDR_MD5_CFG_KEEP__M …
#define SIO_PDR_MD5_CFG_KEEP__PRE …
#define SIO_PDR_MD5_CFG_UIO__B …
#define SIO_PDR_MD5_CFG_UIO__W …
#define SIO_PDR_MD5_CFG_UIO__M …
#define SIO_PDR_MD5_CFG_UIO__PRE …
#define SIO_PDR_MD6_CFG__A …
#define SIO_PDR_MD6_CFG__W …
#define SIO_PDR_MD6_CFG__M …
#define SIO_PDR_MD6_CFG__PRE …
#define SIO_PDR_MD6_CFG_MODE__B …
#define SIO_PDR_MD6_CFG_MODE__W …
#define SIO_PDR_MD6_CFG_MODE__M …
#define SIO_PDR_MD6_CFG_MODE__PRE …
#define SIO_PDR_MD6_CFG_DRIVE__B …
#define SIO_PDR_MD6_CFG_DRIVE__W …
#define SIO_PDR_MD6_CFG_DRIVE__M …
#define SIO_PDR_MD6_CFG_DRIVE__PRE …
#define SIO_PDR_MD6_CFG_KEEP__B …
#define SIO_PDR_MD6_CFG_KEEP__W …
#define SIO_PDR_MD6_CFG_KEEP__M …
#define SIO_PDR_MD6_CFG_KEEP__PRE …
#define SIO_PDR_MD6_CFG_UIO__B …
#define SIO_PDR_MD6_CFG_UIO__W …
#define SIO_PDR_MD6_CFG_UIO__M …
#define SIO_PDR_MD6_CFG_UIO__PRE …
#define SIO_PDR_MD7_CFG__A …
#define SIO_PDR_MD7_CFG__W …
#define SIO_PDR_MD7_CFG__M …
#define SIO_PDR_MD7_CFG__PRE …
#define SIO_PDR_MD7_CFG_MODE__B …
#define SIO_PDR_MD7_CFG_MODE__W …
#define SIO_PDR_MD7_CFG_MODE__M …
#define SIO_PDR_MD7_CFG_MODE__PRE …
#define SIO_PDR_MD7_CFG_DRIVE__B …
#define SIO_PDR_MD7_CFG_DRIVE__W …
#define SIO_PDR_MD7_CFG_DRIVE__M …
#define SIO_PDR_MD7_CFG_DRIVE__PRE …
#define SIO_PDR_MD7_CFG_KEEP__B …
#define SIO_PDR_MD7_CFG_KEEP__W …
#define SIO_PDR_MD7_CFG_KEEP__M …
#define SIO_PDR_MD7_CFG_KEEP__PRE …
#define SIO_PDR_MD7_CFG_UIO__B …
#define SIO_PDR_MD7_CFG_UIO__W …
#define SIO_PDR_MD7_CFG_UIO__M …
#define SIO_PDR_MD7_CFG_UIO__PRE …
#define SIO_PDR_I2C_SCL1_CFG__A …
#define SIO_PDR_I2C_SCL1_CFG__W …
#define SIO_PDR_I2C_SCL1_CFG__M …
#define SIO_PDR_I2C_SCL1_CFG__PRE …
#define SIO_PDR_I2C_SCL1_CFG_MODE__B …
#define SIO_PDR_I2C_SCL1_CFG_MODE__W …
#define SIO_PDR_I2C_SCL1_CFG_MODE__M …
#define SIO_PDR_I2C_SCL1_CFG_MODE__PRE …
#define SIO_PDR_I2C_SCL1_CFG_DRIVE__B …
#define SIO_PDR_I2C_SCL1_CFG_DRIVE__W …
#define SIO_PDR_I2C_SCL1_CFG_DRIVE__M …
#define SIO_PDR_I2C_SCL1_CFG_DRIVE__PRE …
#define SIO_PDR_I2C_SCL1_CFG_KEEP__B …
#define SIO_PDR_I2C_SCL1_CFG_KEEP__W …
#define SIO_PDR_I2C_SCL1_CFG_KEEP__M …
#define SIO_PDR_I2C_SCL1_CFG_KEEP__PRE …
#define SIO_PDR_I2C_SCL1_CFG_UIO__B …
#define SIO_PDR_I2C_SCL1_CFG_UIO__W …
#define SIO_PDR_I2C_SCL1_CFG_UIO__M …
#define SIO_PDR_I2C_SCL1_CFG_UIO__PRE …
#define SIO_PDR_I2C_SDA1_CFG__A …
#define SIO_PDR_I2C_SDA1_CFG__W …
#define SIO_PDR_I2C_SDA1_CFG__M …
#define SIO_PDR_I2C_SDA1_CFG__PRE …
#define SIO_PDR_I2C_SDA1_CFG_MODE__B …
#define SIO_PDR_I2C_SDA1_CFG_MODE__W …
#define SIO_PDR_I2C_SDA1_CFG_MODE__M …
#define SIO_PDR_I2C_SDA1_CFG_MODE__PRE …
#define SIO_PDR_I2C_SDA1_CFG_DRIVE__B …
#define SIO_PDR_I2C_SDA1_CFG_DRIVE__W …
#define SIO_PDR_I2C_SDA1_CFG_DRIVE__M …
#define SIO_PDR_I2C_SDA1_CFG_DRIVE__PRE …
#define SIO_PDR_I2C_SDA1_CFG_KEEP__B …
#define SIO_PDR_I2C_SDA1_CFG_KEEP__W …
#define SIO_PDR_I2C_SDA1_CFG_KEEP__M …
#define SIO_PDR_I2C_SDA1_CFG_KEEP__PRE …
#define SIO_PDR_I2C_SDA1_CFG_UIO__B …
#define SIO_PDR_I2C_SDA1_CFG_UIO__W …
#define SIO_PDR_I2C_SDA1_CFG_UIO__M …
#define SIO_PDR_I2C_SDA1_CFG_UIO__PRE …
#define SIO_PDR_VSYNC_CFG__A …
#define SIO_PDR_VSYNC_CFG__W …
#define SIO_PDR_VSYNC_CFG__M …
#define SIO_PDR_VSYNC_CFG__PRE …
#define SIO_PDR_VSYNC_CFG_MODE__B …
#define SIO_PDR_VSYNC_CFG_MODE__W …
#define SIO_PDR_VSYNC_CFG_MODE__M …
#define SIO_PDR_VSYNC_CFG_MODE__PRE …
#define SIO_PDR_VSYNC_CFG_DRIVE__B …
#define SIO_PDR_VSYNC_CFG_DRIVE__W …
#define SIO_PDR_VSYNC_CFG_DRIVE__M …
#define SIO_PDR_VSYNC_CFG_DRIVE__PRE …
#define SIO_PDR_VSYNC_CFG_KEEP__B …
#define SIO_PDR_VSYNC_CFG_KEEP__W …
#define SIO_PDR_VSYNC_CFG_KEEP__M …
#define SIO_PDR_VSYNC_CFG_KEEP__PRE …
#define SIO_PDR_VSYNC_CFG_UIO__B …
#define SIO_PDR_VSYNC_CFG_UIO__W …
#define SIO_PDR_VSYNC_CFG_UIO__M …
#define SIO_PDR_VSYNC_CFG_UIO__PRE …
#define SIO_PDR_SMA_RX_CFG__A …
#define SIO_PDR_SMA_RX_CFG__W …
#define SIO_PDR_SMA_RX_CFG__M …
#define SIO_PDR_SMA_RX_CFG__PRE …
#define SIO_PDR_SMA_RX_CFG_MODE__B …
#define SIO_PDR_SMA_RX_CFG_MODE__W …
#define SIO_PDR_SMA_RX_CFG_MODE__M …
#define SIO_PDR_SMA_RX_CFG_MODE__PRE …
#define SIO_PDR_SMA_RX_CFG_DRIVE__B …
#define SIO_PDR_SMA_RX_CFG_DRIVE__W …
#define SIO_PDR_SMA_RX_CFG_DRIVE__M …
#define SIO_PDR_SMA_RX_CFG_DRIVE__PRE …
#define SIO_PDR_SMA_RX_CFG_KEEP__B …
#define SIO_PDR_SMA_RX_CFG_KEEP__W …
#define SIO_PDR_SMA_RX_CFG_KEEP__M …
#define SIO_PDR_SMA_RX_CFG_KEEP__PRE …
#define SIO_PDR_SMA_RX_CFG_UIO__B …
#define SIO_PDR_SMA_RX_CFG_UIO__W …
#define SIO_PDR_SMA_RX_CFG_UIO__M …
#define SIO_PDR_SMA_RX_CFG_UIO__PRE …
#define SIO_PDR_SMA_TX_CFG__A …
#define SIO_PDR_SMA_TX_CFG__W …
#define SIO_PDR_SMA_TX_CFG__M …
#define SIO_PDR_SMA_TX_CFG__PRE …
#define SIO_PDR_SMA_TX_CFG_MODE__B …
#define SIO_PDR_SMA_TX_CFG_MODE__W …
#define SIO_PDR_SMA_TX_CFG_MODE__M …
#define SIO_PDR_SMA_TX_CFG_MODE__PRE …
#define SIO_PDR_SMA_TX_CFG_DRIVE__B …
#define SIO_PDR_SMA_TX_CFG_DRIVE__W …
#define SIO_PDR_SMA_TX_CFG_DRIVE__M …
#define SIO_PDR_SMA_TX_CFG_DRIVE__PRE …
#define SIO_PDR_SMA_TX_CFG_KEEP__B …
#define SIO_PDR_SMA_TX_CFG_KEEP__W …
#define SIO_PDR_SMA_TX_CFG_KEEP__M …
#define SIO_PDR_SMA_TX_CFG_KEEP__PRE …
#define SIO_PDR_SMA_TX_CFG_UIO__B …
#define SIO_PDR_SMA_TX_CFG_UIO__W …
#define SIO_PDR_SMA_TX_CFG_UIO__M …
#define SIO_PDR_SMA_TX_CFG_UIO__PRE …
#define SIO_PDR_I2C_SDA2_CFG__A …
#define SIO_PDR_I2C_SDA2_CFG__W …
#define SIO_PDR_I2C_SDA2_CFG__M …
#define SIO_PDR_I2C_SDA2_CFG__PRE …
#define SIO_PDR_I2C_SDA2_CFG_MODE__B …
#define SIO_PDR_I2C_SDA2_CFG_MODE__W …
#define SIO_PDR_I2C_SDA2_CFG_MODE__M …
#define SIO_PDR_I2C_SDA2_CFG_MODE__PRE …
#define SIO_PDR_I2C_SDA2_CFG_DRIVE__B …
#define SIO_PDR_I2C_SDA2_CFG_DRIVE__W …
#define SIO_PDR_I2C_SDA2_CFG_DRIVE__M …
#define SIO_PDR_I2C_SDA2_CFG_DRIVE__PRE …
#define SIO_PDR_I2C_SDA2_CFG_KEEP__B …
#define SIO_PDR_I2C_SDA2_CFG_KEEP__W …
#define SIO_PDR_I2C_SDA2_CFG_KEEP__M …
#define SIO_PDR_I2C_SDA2_CFG_KEEP__PRE …
#define SIO_PDR_I2C_SDA2_CFG_UIO__B …
#define SIO_PDR_I2C_SDA2_CFG_UIO__W …
#define SIO_PDR_I2C_SDA2_CFG_UIO__M …
#define SIO_PDR_I2C_SDA2_CFG_UIO__PRE …
#define SIO_PDR_I2C_SCL2_CFG__A …
#define SIO_PDR_I2C_SCL2_CFG__W …
#define SIO_PDR_I2C_SCL2_CFG__M …
#define SIO_PDR_I2C_SCL2_CFG__PRE …
#define SIO_PDR_I2C_SCL2_CFG_MODE__B …
#define SIO_PDR_I2C_SCL2_CFG_MODE__W …
#define SIO_PDR_I2C_SCL2_CFG_MODE__M …
#define SIO_PDR_I2C_SCL2_CFG_MODE__PRE …
#define SIO_PDR_I2C_SCL2_CFG_DRIVE__B …
#define SIO_PDR_I2C_SCL2_CFG_DRIVE__W …
#define SIO_PDR_I2C_SCL2_CFG_DRIVE__M …
#define SIO_PDR_I2C_SCL2_CFG_DRIVE__PRE …
#define SIO_PDR_I2C_SCL2_CFG_KEEP__B …
#define SIO_PDR_I2C_SCL2_CFG_KEEP__W …
#define SIO_PDR_I2C_SCL2_CFG_KEEP__M …
#define SIO_PDR_I2C_SCL2_CFG_KEEP__PRE …
#define SIO_PDR_I2C_SCL2_CFG_UIO__B …
#define SIO_PDR_I2C_SCL2_CFG_UIO__W …
#define SIO_PDR_I2C_SCL2_CFG_UIO__M …
#define SIO_PDR_I2C_SCL2_CFG_UIO__PRE …
#define SIO_PDR_I2S_CL_CFG__A …
#define SIO_PDR_I2S_CL_CFG__W …
#define SIO_PDR_I2S_CL_CFG__M …
#define SIO_PDR_I2S_CL_CFG__PRE …
#define SIO_PDR_I2S_CL_CFG_MODE__B …
#define SIO_PDR_I2S_CL_CFG_MODE__W …
#define SIO_PDR_I2S_CL_CFG_MODE__M …
#define SIO_PDR_I2S_CL_CFG_MODE__PRE …
#define SIO_PDR_I2S_CL_CFG_DRIVE__B …
#define SIO_PDR_I2S_CL_CFG_DRIVE__W …
#define SIO_PDR_I2S_CL_CFG_DRIVE__M …
#define SIO_PDR_I2S_CL_CFG_DRIVE__PRE …
#define SIO_PDR_I2S_CL_CFG_KEEP__B …
#define SIO_PDR_I2S_CL_CFG_KEEP__W …
#define SIO_PDR_I2S_CL_CFG_KEEP__M …
#define SIO_PDR_I2S_CL_CFG_KEEP__PRE …
#define SIO_PDR_I2S_CL_CFG_UIO__B …
#define SIO_PDR_I2S_CL_CFG_UIO__W …
#define SIO_PDR_I2S_CL_CFG_UIO__M …
#define SIO_PDR_I2S_CL_CFG_UIO__PRE …
#define SIO_PDR_I2S_DA_CFG__A …
#define SIO_PDR_I2S_DA_CFG__W …
#define SIO_PDR_I2S_DA_CFG__M …
#define SIO_PDR_I2S_DA_CFG__PRE …
#define SIO_PDR_I2S_DA_CFG_MODE__B …
#define SIO_PDR_I2S_DA_CFG_MODE__W …
#define SIO_PDR_I2S_DA_CFG_MODE__M …
#define SIO_PDR_I2S_DA_CFG_MODE__PRE …
#define SIO_PDR_I2S_DA_CFG_DRIVE__B …
#define SIO_PDR_I2S_DA_CFG_DRIVE__W …
#define SIO_PDR_I2S_DA_CFG_DRIVE__M …
#define SIO_PDR_I2S_DA_CFG_DRIVE__PRE …
#define SIO_PDR_I2S_DA_CFG_KEEP__B …
#define SIO_PDR_I2S_DA_CFG_KEEP__W …
#define SIO_PDR_I2S_DA_CFG_KEEP__M …
#define SIO_PDR_I2S_DA_CFG_KEEP__PRE …
#define SIO_PDR_I2S_DA_CFG_UIO__B …
#define SIO_PDR_I2S_DA_CFG_UIO__W …
#define SIO_PDR_I2S_DA_CFG_UIO__M …
#define SIO_PDR_I2S_DA_CFG_UIO__PRE …
#define SIO_PDR_GPIO_GPIO_FNC__A …
#define SIO_PDR_GPIO_GPIO_FNC__W …
#define SIO_PDR_GPIO_GPIO_FNC__M …
#define SIO_PDR_GPIO_GPIO_FNC__PRE …
#define SIO_PDR_GPIO_GPIO_FNC_SEL__B …
#define SIO_PDR_GPIO_GPIO_FNC_SEL__W …
#define SIO_PDR_GPIO_GPIO_FNC_SEL__M …
#define SIO_PDR_GPIO_GPIO_FNC_SEL__PRE …
#define SIO_PDR_IRQN_GPIO_FNC__A …
#define SIO_PDR_IRQN_GPIO_FNC__W …
#define SIO_PDR_IRQN_GPIO_FNC__M …
#define SIO_PDR_IRQN_GPIO_FNC__PRE …
#define SIO_PDR_IRQN_GPIO_FNC_SEL__B …
#define SIO_PDR_IRQN_GPIO_FNC_SEL__W …
#define SIO_PDR_IRQN_GPIO_FNC_SEL__M …
#define SIO_PDR_IRQN_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MSTRT_GPIO_FNC__A …
#define SIO_PDR_MSTRT_GPIO_FNC__W …
#define SIO_PDR_MSTRT_GPIO_FNC__M …
#define SIO_PDR_MSTRT_GPIO_FNC__PRE …
#define SIO_PDR_MSTRT_GPIO_FNC_SEL__B …
#define SIO_PDR_MSTRT_GPIO_FNC_SEL__W …
#define SIO_PDR_MSTRT_GPIO_FNC_SEL__M …
#define SIO_PDR_MSTRT_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MERR_GPIO_FNC__A …
#define SIO_PDR_MERR_GPIO_FNC__W …
#define SIO_PDR_MERR_GPIO_FNC__M …
#define SIO_PDR_MERR_GPIO_FNC__PRE …
#define SIO_PDR_MERR_GPIO_FNC_SEL__B …
#define SIO_PDR_MERR_GPIO_FNC_SEL__W …
#define SIO_PDR_MERR_GPIO_FNC_SEL__M …
#define SIO_PDR_MERR_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MCLK_GPIO_FNC__A …
#define SIO_PDR_MCLK_GPIO_FNC__W …
#define SIO_PDR_MCLK_GPIO_FNC__M …
#define SIO_PDR_MCLK_GPIO_FNC__PRE …
#define SIO_PDR_MCLK_GPIO_FNC_SEL__B …
#define SIO_PDR_MCLK_GPIO_FNC_SEL__W …
#define SIO_PDR_MCLK_GPIO_FNC_SEL__M …
#define SIO_PDR_MCLK_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MVAL_GPIO_FNC__A …
#define SIO_PDR_MVAL_GPIO_FNC__W …
#define SIO_PDR_MVAL_GPIO_FNC__M …
#define SIO_PDR_MVAL_GPIO_FNC__PRE …
#define SIO_PDR_MVAL_GPIO_FNC_SEL__B …
#define SIO_PDR_MVAL_GPIO_FNC_SEL__W …
#define SIO_PDR_MVAL_GPIO_FNC_SEL__M …
#define SIO_PDR_MVAL_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD0_GPIO_FNC__A …
#define SIO_PDR_MD0_GPIO_FNC__W …
#define SIO_PDR_MD0_GPIO_FNC__M …
#define SIO_PDR_MD0_GPIO_FNC__PRE …
#define SIO_PDR_MD0_GPIO_FNC_SEL__B …
#define SIO_PDR_MD0_GPIO_FNC_SEL__W …
#define SIO_PDR_MD0_GPIO_FNC_SEL__M …
#define SIO_PDR_MD0_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD1_GPIO_FNC__A …
#define SIO_PDR_MD1_GPIO_FNC__W …
#define SIO_PDR_MD1_GPIO_FNC__M …
#define SIO_PDR_MD1_GPIO_FNC__PRE …
#define SIO_PDR_MD1_GPIO_FNC_SEL__B …
#define SIO_PDR_MD1_GPIO_FNC_SEL__W …
#define SIO_PDR_MD1_GPIO_FNC_SEL__M …
#define SIO_PDR_MD1_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD2_GPIO_FNC__A …
#define SIO_PDR_MD2_GPIO_FNC__W …
#define SIO_PDR_MD2_GPIO_FNC__M …
#define SIO_PDR_MD2_GPIO_FNC__PRE …
#define SIO_PDR_MD2_GPIO_FNC_SEL__B …
#define SIO_PDR_MD2_GPIO_FNC_SEL__W …
#define SIO_PDR_MD2_GPIO_FNC_SEL__M …
#define SIO_PDR_MD2_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD3_GPIO_FNC__A …
#define SIO_PDR_MD3_GPIO_FNC__W …
#define SIO_PDR_MD3_GPIO_FNC__M …
#define SIO_PDR_MD3_GPIO_FNC__PRE …
#define SIO_PDR_MD3_GPIO_FNC_SEL__B …
#define SIO_PDR_MD3_GPIO_FNC_SEL__W …
#define SIO_PDR_MD3_GPIO_FNC_SEL__M …
#define SIO_PDR_MD3_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD4_GPIO_FNC__A …
#define SIO_PDR_MD4_GPIO_FNC__W …
#define SIO_PDR_MD4_GPIO_FNC__M …
#define SIO_PDR_MD4_GPIO_FNC__PRE …
#define SIO_PDR_MD4_GPIO_FNC_SEL__B …
#define SIO_PDR_MD4_GPIO_FNC_SEL__W …
#define SIO_PDR_MD4_GPIO_FNC_SEL__M …
#define SIO_PDR_MD4_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD5_GPIO_FNC__A …
#define SIO_PDR_MD5_GPIO_FNC__W …
#define SIO_PDR_MD5_GPIO_FNC__M …
#define SIO_PDR_MD5_GPIO_FNC__PRE …
#define SIO_PDR_MD5_GPIO_FNC_SEL__B …
#define SIO_PDR_MD5_GPIO_FNC_SEL__W …
#define SIO_PDR_MD5_GPIO_FNC_SEL__M …
#define SIO_PDR_MD5_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD6_GPIO_FNC__A …
#define SIO_PDR_MD6_GPIO_FNC__W …
#define SIO_PDR_MD6_GPIO_FNC__M …
#define SIO_PDR_MD6_GPIO_FNC__PRE …
#define SIO_PDR_MD6_GPIO_FNC_SEL__B …
#define SIO_PDR_MD6_GPIO_FNC_SEL__W …
#define SIO_PDR_MD6_GPIO_FNC_SEL__M …
#define SIO_PDR_MD6_GPIO_FNC_SEL__PRE …
#define SIO_PDR_MD7_GPIO_FNC__A …
#define SIO_PDR_MD7_GPIO_FNC__W …
#define SIO_PDR_MD7_GPIO_FNC__M …
#define SIO_PDR_MD7_GPIO_FNC__PRE …
#define SIO_PDR_MD7_GPIO_FNC_SEL__B …
#define SIO_PDR_MD7_GPIO_FNC_SEL__W …
#define SIO_PDR_MD7_GPIO_FNC_SEL__M …
#define SIO_PDR_MD7_GPIO_FNC_SEL__PRE …
#define SIO_PDR_SMA_RX_GPIO_FNC__A …
#define SIO_PDR_SMA_RX_GPIO_FNC__W …
#define SIO_PDR_SMA_RX_GPIO_FNC__M …
#define SIO_PDR_SMA_RX_GPIO_FNC__PRE …
#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__B …
#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__W …
#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__M …
#define SIO_PDR_SMA_RX_GPIO_FNC_SEL__PRE …
#define SIO_PDR_SMA_TX_GPIO_FNC__A …
#define SIO_PDR_SMA_TX_GPIO_FNC__W …
#define SIO_PDR_SMA_TX_GPIO_FNC__M …
#define SIO_PDR_SMA_TX_GPIO_FNC__PRE …
#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__B …
#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__W …
#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__M …
#define SIO_PDR_SMA_TX_GPIO_FNC_SEL__PRE …
#define VSB_COMM_EXEC__A …
#define VSB_COMM_EXEC__W …
#define VSB_COMM_EXEC__M …
#define VSB_COMM_EXEC__PRE …
#define VSB_COMM_EXEC_STOP …
#define VSB_COMM_EXEC_ACTIVE …
#define VSB_COMM_EXEC_HOLD …
#define VSB_COMM_MB__A …
#define VSB_COMM_MB__W …
#define VSB_COMM_MB__M …
#define VSB_COMM_MB__PRE …
#define VSB_COMM_INT_REQ__A …
#define VSB_COMM_INT_REQ__W …
#define VSB_COMM_INT_REQ__M …
#define VSB_COMM_INT_REQ__PRE …
#define VSB_COMM_INT_REQ_TOP_INT_REQ__B …
#define VSB_COMM_INT_REQ_TOP_INT_REQ__W …
#define VSB_COMM_INT_REQ_TOP_INT_REQ__M …
#define VSB_COMM_INT_REQ_TOP_INT_REQ__PRE …
#define VSB_COMM_INT_STA__A …
#define VSB_COMM_INT_STA__W …
#define VSB_COMM_INT_STA__M …
#define VSB_COMM_INT_STA__PRE …
#define VSB_COMM_INT_MSK__A …
#define VSB_COMM_INT_MSK__W …
#define VSB_COMM_INT_MSK__M …
#define VSB_COMM_INT_MSK__PRE …
#define VSB_COMM_INT_STM__A …
#define VSB_COMM_INT_STM__W …
#define VSB_COMM_INT_STM__M …
#define VSB_COMM_INT_STM__PRE …
#define VSB_TOP_COMM_EXEC__A …
#define VSB_TOP_COMM_EXEC__W …
#define VSB_TOP_COMM_EXEC__M …
#define VSB_TOP_COMM_EXEC__PRE …
#define VSB_TOP_COMM_EXEC_STOP …
#define VSB_TOP_COMM_EXEC_ACTIVE …
#define VSB_TOP_COMM_EXEC_HOLD …
#define VSB_TOP_COMM_MB__A …
#define VSB_TOP_COMM_MB__W …
#define VSB_TOP_COMM_MB__M …
#define VSB_TOP_COMM_MB__PRE …
#define VSB_TOP_COMM_MB_CTL__B …
#define VSB_TOP_COMM_MB_CTL__W …
#define VSB_TOP_COMM_MB_CTL__M …
#define VSB_TOP_COMM_MB_CTL__PRE …
#define VSB_TOP_COMM_MB_CTL_CTL_OFF …
#define VSB_TOP_COMM_MB_CTL_CTL_ON …
#define VSB_TOP_COMM_MB_OBS__B …
#define VSB_TOP_COMM_MB_OBS__W …
#define VSB_TOP_COMM_MB_OBS__M …
#define VSB_TOP_COMM_MB_OBS__PRE …
#define VSB_TOP_COMM_MB_OBS_OBS_OFF …
#define VSB_TOP_COMM_MB_OBS_OBS_ON …
#define VSB_TOP_COMM_MB_MUX_CTL__B …
#define VSB_TOP_COMM_MB_MUX_CTL__W …
#define VSB_TOP_COMM_MB_MUX_CTL__M …
#define VSB_TOP_COMM_MB_MUX_CTL__PRE …
#define VSB_TOP_COMM_MB_MUX_OBS__B …
#define VSB_TOP_COMM_MB_MUX_OBS__W …
#define VSB_TOP_COMM_MB_MUX_OBS__M …
#define VSB_TOP_COMM_MB_MUX_OBS__PRE …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_FEC …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_IQM …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_IQM_AMPLITUDE …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_TCMEQ_1 …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_TCMEQ_2 …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_FFE_1 …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_FFE_2 …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_DFE_1 …
#define VSB_TOP_COMM_MB_MUX_OBS_VSB_DFE_2 …
#define VSB_TOP_COMM_INT_REQ__A …
#define VSB_TOP_COMM_INT_REQ__W …
#define VSB_TOP_COMM_INT_REQ__M …
#define VSB_TOP_COMM_INT_REQ__PRE …
#define VSB_TOP_COMM_INT_STA__A …
#define VSB_TOP_COMM_INT_STA__W …
#define VSB_TOP_COMM_INT_STA__M …
#define VSB_TOP_COMM_INT_STA__PRE …
#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__B …
#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__W …
#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__M …
#define VSB_TOP_COMM_INT_STA_FIELD_INT_STA__PRE …
#define VSB_TOP_COMM_INT_STA_LOCK_STA__B …
#define VSB_TOP_COMM_INT_STA_LOCK_STA__W …
#define VSB_TOP_COMM_INT_STA_LOCK_STA__M …
#define VSB_TOP_COMM_INT_STA_LOCK_STA__PRE …
#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__B …
#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__W …
#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__M …
#define VSB_TOP_COMM_INT_STA_UNLOCK_STA__PRE …
#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__B …
#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__W …
#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__M …
#define VSB_TOP_COMM_INT_STA_TAPREADER_STA__PRE …
#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__B …
#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__W …
#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__M …
#define VSB_TOP_COMM_INT_STA_SEGSYNCINTR_STA__PRE …
#define VSB_TOP_COMM_INT_STA_MERSER_STA__B …
#define VSB_TOP_COMM_INT_STA_MERSER_STA__W …
#define VSB_TOP_COMM_INT_STA_MERSER_STA__M …
#define VSB_TOP_COMM_INT_STA_MERSER_STA__PRE …
#define VSB_TOP_COMM_INT_MSK__A …
#define VSB_TOP_COMM_INT_MSK__W …
#define VSB_TOP_COMM_INT_MSK__M …
#define VSB_TOP_COMM_INT_MSK__PRE …
#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__B …
#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__W …
#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__M …
#define VSB_TOP_COMM_INT_MSK_FIELD_INT_MSK__PRE …
#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__B …
#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__W …
#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__M …
#define VSB_TOP_COMM_INT_MSK_LOCK_MSK__PRE …
#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__B …
#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__W …
#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__M …
#define VSB_TOP_COMM_INT_MSK_UNLOCK_MSK__PRE …
#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__B …
#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__W …
#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__M …
#define VSB_TOP_COMM_INT_MSK_TAPREADER_MSK__PRE …
#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__B …
#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__W …
#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__M …
#define VSB_TOP_COMM_INT_MSK_SEGSYNCINTR_MSK__PRE …
#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__B …
#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__W …
#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__M …
#define VSB_TOP_COMM_INT_MSK_MERSER_MSK__PRE …
#define VSB_TOP_COMM_INT_STM__A …
#define VSB_TOP_COMM_INT_STM__W …
#define VSB_TOP_COMM_INT_STM__M …
#define VSB_TOP_COMM_INT_STM__PRE …
#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__B …
#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__W …
#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__M …
#define VSB_TOP_COMM_INT_STM_FIELD_INT_STM__PRE …
#define VSB_TOP_COMM_INT_STM_LOCK_STM__B …
#define VSB_TOP_COMM_INT_STM_LOCK_STM__W …
#define VSB_TOP_COMM_INT_STM_LOCK_STM__M …
#define VSB_TOP_COMM_INT_STM_LOCK_STM__PRE …
#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__B …
#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__W …
#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__M …
#define VSB_TOP_COMM_INT_STM_UNLOCK_STM__PRE …
#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__B …
#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__W …
#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__M …
#define VSB_TOP_COMM_INT_STM_TAPREADER_STM__PRE …
#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__B …
#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__W …
#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__M …
#define VSB_TOP_COMM_INT_STM_SEGSYNCINTR_STM__PRE …
#define VSB_TOP_COMM_INT_STM_MERSER_STM__B …
#define VSB_TOP_COMM_INT_STM_MERSER_STM__W …
#define VSB_TOP_COMM_INT_STM_MERSER_STM__M …
#define VSB_TOP_COMM_INT_STM_MERSER_STM__PRE …
#define VSB_TOP_CKGN1ACQ__A …
#define VSB_TOP_CKGN1ACQ__W …
#define VSB_TOP_CKGN1ACQ__M …
#define VSB_TOP_CKGN1ACQ__PRE …
#define VSB_TOP_CKGN1TRK__A …
#define VSB_TOP_CKGN1TRK__W …
#define VSB_TOP_CKGN1TRK__M …
#define VSB_TOP_CKGN1TRK__PRE …
#define VSB_TOP_CKGN2ACQ__A …
#define VSB_TOP_CKGN2ACQ__W …
#define VSB_TOP_CKGN2ACQ__M …
#define VSB_TOP_CKGN2ACQ__PRE …
#define VSB_TOP_CKGN2TRK__A …
#define VSB_TOP_CKGN2TRK__W …
#define VSB_TOP_CKGN2TRK__M …
#define VSB_TOP_CKGN2TRK__PRE …
#define VSB_TOP_CKGN3__A …
#define VSB_TOP_CKGN3__W …
#define VSB_TOP_CKGN3__M …
#define VSB_TOP_CKGN3__PRE …
#define VSB_TOP_CYGN1ACQ__A …
#define VSB_TOP_CYGN1ACQ__W …
#define VSB_TOP_CYGN1ACQ__M …
#define VSB_TOP_CYGN1ACQ__PRE …
#define VSB_TOP_CYGN1TRK__A …
#define VSB_TOP_CYGN1TRK__W …
#define VSB_TOP_CYGN1TRK__M …
#define VSB_TOP_CYGN1TRK__PRE …
#define VSB_TOP_CYGN2ACQ__A …
#define VSB_TOP_CYGN2ACQ__W …
#define VSB_TOP_CYGN2ACQ__M …
#define VSB_TOP_CYGN2ACQ__PRE …
#define VSB_TOP_CYGN2TRK__A …
#define VSB_TOP_CYGN2TRK__W …
#define VSB_TOP_CYGN2TRK__M …
#define VSB_TOP_CYGN2TRK__PRE …
#define VSB_TOP_CYGN3__A …
#define VSB_TOP_CYGN3__W …
#define VSB_TOP_CYGN3__M …
#define VSB_TOP_CYGN3__PRE …
#define VSB_TOP_SYNCCTRLWORD__A …
#define VSB_TOP_SYNCCTRLWORD__W …
#define VSB_TOP_SYNCCTRLWORD__M …
#define VSB_TOP_SYNCCTRLWORD__PRE …
#define VSB_TOP_SYNCCTRLWORD_PRST__B …
#define VSB_TOP_SYNCCTRLWORD_PRST__W …
#define VSB_TOP_SYNCCTRLWORD_PRST__M …
#define VSB_TOP_SYNCCTRLWORD_PRST__PRE …
#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__B …
#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__W …
#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__M …
#define VSB_TOP_SYNCCTRLWORD_DCFREEZ__PRE …
#define VSB_TOP_SYNCCTRLWORD_INVCNST__B …
#define VSB_TOP_SYNCCTRLWORD_INVCNST__W …
#define VSB_TOP_SYNCCTRLWORD_INVCNST__M …
#define VSB_TOP_SYNCCTRLWORD_INVCNST__PRE …
#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__B …
#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__W …
#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__M …
#define VSB_TOP_SYNCCTRLWORD_CPUAGCRST__PRE …
#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__B …
#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__W …
#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__M …
#define VSB_TOP_SYNCCTRLWORD_AGCIGNOREFS__PRE …
#define VSB_TOP_MAINSMUP__A …
#define VSB_TOP_MAINSMUP__W …
#define VSB_TOP_MAINSMUP__M …
#define VSB_TOP_MAINSMUP__PRE …
#define VSB_TOP_EQSMUP__A …
#define VSB_TOP_EQSMUP__W …
#define VSB_TOP_EQSMUP__M …
#define VSB_TOP_EQSMUP__PRE …
#define VSB_TOP_SYSMUXCTRL__A …
#define VSB_TOP_SYSMUXCTRL__W …
#define VSB_TOP_SYSMUXCTRL__M …
#define VSB_TOP_SYSMUXCTRL__PRE …
#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_CYLK_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_CYLK_SEL_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_CTCALDONE_SEL_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_FRAMELOCK_SEL_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_FRAMESYNC_SEL_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_STATIC__PRE …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__B …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__W …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__M …
#define VSB_TOP_SYSMUXCTRL_SNROVTH_SEL_STATIC__PRE …
#define VSB_TOP_SNRTH_RCA1__A …
#define VSB_TOP_SNRTH_RCA1__W …
#define VSB_TOP_SNRTH_RCA1__M …
#define VSB_TOP_SNRTH_RCA1__PRE …
#define VSB_TOP_SNRTH_RCA1_DN__B …
#define VSB_TOP_SNRTH_RCA1_DN__W …
#define VSB_TOP_SNRTH_RCA1_DN__M …
#define VSB_TOP_SNRTH_RCA1_DN__PRE …
#define VSB_TOP_SNRTH_RCA1_UP__B …
#define VSB_TOP_SNRTH_RCA1_UP__W …
#define VSB_TOP_SNRTH_RCA1_UP__M …
#define VSB_TOP_SNRTH_RCA1_UP__PRE …
#define VSB_TOP_SNRTH_RCA2__A …
#define VSB_TOP_SNRTH_RCA2__W …
#define VSB_TOP_SNRTH_RCA2__M …
#define VSB_TOP_SNRTH_RCA2__PRE …
#define VSB_TOP_SNRTH_RCA2_DN__B …
#define VSB_TOP_SNRTH_RCA2_DN__W …
#define VSB_TOP_SNRTH_RCA2_DN__M …
#define VSB_TOP_SNRTH_RCA2_DN__PRE …
#define VSB_TOP_SNRTH_RCA2_UP__B …
#define VSB_TOP_SNRTH_RCA2_UP__W …
#define VSB_TOP_SNRTH_RCA2_UP__M …
#define VSB_TOP_SNRTH_RCA2_UP__PRE …
#define VSB_TOP_SNRTH_DDM1__A …
#define VSB_TOP_SNRTH_DDM1__W …
#define VSB_TOP_SNRTH_DDM1__M …
#define VSB_TOP_SNRTH_DDM1__PRE …
#define VSB_TOP_SNRTH_DDM1_DN__B …
#define VSB_TOP_SNRTH_DDM1_DN__W …
#define VSB_TOP_SNRTH_DDM1_DN__M …
#define VSB_TOP_SNRTH_DDM1_DN__PRE …
#define VSB_TOP_SNRTH_DDM1_UP__B …
#define VSB_TOP_SNRTH_DDM1_UP__W …
#define VSB_TOP_SNRTH_DDM1_UP__M …
#define VSB_TOP_SNRTH_DDM1_UP__PRE …
#define VSB_TOP_SNRTH_DDM2__A …
#define VSB_TOP_SNRTH_DDM2__W …
#define VSB_TOP_SNRTH_DDM2__M …
#define VSB_TOP_SNRTH_DDM2__PRE …
#define VSB_TOP_SNRTH_DDM2_DN__B …
#define VSB_TOP_SNRTH_DDM2_DN__W …
#define VSB_TOP_SNRTH_DDM2_DN__M …
#define VSB_TOP_SNRTH_DDM2_DN__PRE …
#define VSB_TOP_SNRTH_DDM2_UP__B …
#define VSB_TOP_SNRTH_DDM2_UP__W …
#define VSB_TOP_SNRTH_DDM2_UP__M …
#define VSB_TOP_SNRTH_DDM2_UP__PRE …
#define VSB_TOP_SNRTH_PT__A …
#define VSB_TOP_SNRTH_PT__W …
#define VSB_TOP_SNRTH_PT__M …
#define VSB_TOP_SNRTH_PT__PRE …
#define VSB_TOP_SNRTH_PT_DN__B …
#define VSB_TOP_SNRTH_PT_DN__W …
#define VSB_TOP_SNRTH_PT_DN__M …
#define VSB_TOP_SNRTH_PT_DN__PRE …
#define VSB_TOP_SNRTH_PT_UP__B …
#define VSB_TOP_SNRTH_PT_UP__W …
#define VSB_TOP_SNRTH_PT_UP__M …
#define VSB_TOP_SNRTH_PT_UP__PRE …
#define VSB_TOP_CYSMSTATES__A …
#define VSB_TOP_CYSMSTATES__W …
#define VSB_TOP_CYSMSTATES__M …
#define VSB_TOP_CYSMSTATES__PRE …
#define VSB_TOP_CYSMSTATES_SYSST__B …
#define VSB_TOP_CYSMSTATES_SYSST__W …
#define VSB_TOP_CYSMSTATES_SYSST__M …
#define VSB_TOP_CYSMSTATES_SYSST__PRE …
#define VSB_TOP_CYSMSTATES_EQST__B …
#define VSB_TOP_CYSMSTATES_EQST__W …
#define VSB_TOP_CYSMSTATES_EQST__M …
#define VSB_TOP_CYSMSTATES_EQST__PRE …
#define VSB_TOP_SMALL_NOTCH_CONTROL__A …
#define VSB_TOP_SMALL_NOTCH_CONTROL__W …
#define VSB_TOP_SMALL_NOTCH_CONTROL__M …
#define VSB_TOP_SMALL_NOTCH_CONTROL__PRE …
#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__B …
#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__W …
#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__M …
#define VSB_TOP_SMALL_NOTCH_CONTROL_GO__PRE …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__B …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__W …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__M …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS1__PRE …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__B …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__W …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__M …
#define VSB_TOP_SMALL_NOTCH_CONTROL_BYPASS2__PRE …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__B …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__W …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__M …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SPARE__PRE …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__B …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__W …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__M …
#define VSB_TOP_SMALL_NOTCH_CONTROL_SOFT_RESET__PRE …
#define VSB_TOP_TAPREADCYC__A …
#define VSB_TOP_TAPREADCYC__W …
#define VSB_TOP_TAPREADCYC__M …
#define VSB_TOP_TAPREADCYC__PRE …
#define VSB_TOP_VALIDPKLVL__A …
#define VSB_TOP_VALIDPKLVL__W …
#define VSB_TOP_VALIDPKLVL__M …
#define VSB_TOP_VALIDPKLVL__PRE …
#define VSB_TOP_CENTROID_FINE_DELAY__A …
#define VSB_TOP_CENTROID_FINE_DELAY__W …
#define VSB_TOP_CENTROID_FINE_DELAY__M …
#define VSB_TOP_CENTROID_FINE_DELAY__PRE …
#define VSB_TOP_CENTROID_SMACH_DELAY__A …
#define VSB_TOP_CENTROID_SMACH_DELAY__W …
#define VSB_TOP_CENTROID_SMACH_DELAY__M …
#define VSB_TOP_CENTROID_SMACH_DELAY__PRE …
#define VSB_TOP_SNR__A …
#define VSB_TOP_SNR__W …
#define VSB_TOP_SNR__M …
#define VSB_TOP_SNR__PRE …
#define VSB_TOP_LOCKSTATUS__A …
#define VSB_TOP_LOCKSTATUS__W …
#define VSB_TOP_LOCKSTATUS__M …
#define VSB_TOP_LOCKSTATUS__PRE …
#define VSB_TOP_LOCKSTATUS_VSBMODE__B …
#define VSB_TOP_LOCKSTATUS_VSBMODE__W …
#define VSB_TOP_LOCKSTATUS_VSBMODE__M …
#define VSB_TOP_LOCKSTATUS_VSBMODE__PRE …
#define VSB_TOP_LOCKSTATUS_FRMLOCK__B …
#define VSB_TOP_LOCKSTATUS_FRMLOCK__W …
#define VSB_TOP_LOCKSTATUS_FRMLOCK__M …
#define VSB_TOP_LOCKSTATUS_FRMLOCK__PRE …
#define VSB_TOP_LOCKSTATUS_CYLOCK__B …
#define VSB_TOP_LOCKSTATUS_CYLOCK__W …
#define VSB_TOP_LOCKSTATUS_CYLOCK__M …
#define VSB_TOP_LOCKSTATUS_CYLOCK__PRE …
#define VSB_TOP_LOCKSTATUS_DDMON__B …
#define VSB_TOP_LOCKSTATUS_DDMON__W …
#define VSB_TOP_LOCKSTATUS_DDMON__M …
#define VSB_TOP_LOCKSTATUS_DDMON__PRE …
#define VSB_TOP_CTST__A …
#define VSB_TOP_CTST__W …
#define VSB_TOP_CTST__M …
#define VSB_TOP_CTST__PRE …
#define VSB_TOP_EQSMRSTCTRL__A …
#define VSB_TOP_EQSMRSTCTRL__W …
#define VSB_TOP_EQSMRSTCTRL__M …
#define VSB_TOP_EQSMRSTCTRL__PRE …
#define VSB_TOP_EQSMRSTCTRL_RCAON__B …
#define VSB_TOP_EQSMRSTCTRL_RCAON__W …
#define VSB_TOP_EQSMRSTCTRL_RCAON__M …
#define VSB_TOP_EQSMRSTCTRL_RCAON__PRE …
#define VSB_TOP_EQSMRSTCTRL_DFEON__B …
#define VSB_TOP_EQSMRSTCTRL_DFEON__W …
#define VSB_TOP_EQSMRSTCTRL_DFEON__M …
#define VSB_TOP_EQSMRSTCTRL_DFEON__PRE …
#define VSB_TOP_EQSMRSTCTRL_DDMEN1__B …
#define VSB_TOP_EQSMRSTCTRL_DDMEN1__W …
#define VSB_TOP_EQSMRSTCTRL_DDMEN1__M …
#define VSB_TOP_EQSMRSTCTRL_DDMEN1__PRE …
#define VSB_TOP_EQSMRSTCTRL_DDMEN2__B …
#define VSB_TOP_EQSMRSTCTRL_DDMEN2__W …
#define VSB_TOP_EQSMRSTCTRL_DDMEN2__M …
#define VSB_TOP_EQSMRSTCTRL_DDMEN2__PRE …
#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__B …
#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__W …
#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__M …
#define VSB_TOP_EQSMRSTCTRL_DIGIAGCON__PRE …
#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__B …
#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__W …
#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__M …
#define VSB_TOP_EQSMRSTCTRL_PARAINITEN__PRE …
#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__B …
#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__W …
#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__M …
#define VSB_TOP_EQSMRSTCTRL_TIMEOUTFRMCNTEN__PRE …
#define VSB_TOP_EQSMTRNCTRL__A …
#define VSB_TOP_EQSMTRNCTRL__W …
#define VSB_TOP_EQSMTRNCTRL__M …
#define VSB_TOP_EQSMTRNCTRL__PRE …
#define VSB_TOP_EQSMTRNCTRL_RCAON__B …
#define VSB_TOP_EQSMTRNCTRL_RCAON__W …
#define VSB_TOP_EQSMTRNCTRL_RCAON__M …
#define VSB_TOP_EQSMTRNCTRL_RCAON__PRE …
#define VSB_TOP_EQSMTRNCTRL_DFEON__B …
#define VSB_TOP_EQSMTRNCTRL_DFEON__W …
#define VSB_TOP_EQSMTRNCTRL_DFEON__M …
#define VSB_TOP_EQSMTRNCTRL_DFEON__PRE …
#define VSB_TOP_EQSMTRNCTRL_DDMEN1__B …
#define VSB_TOP_EQSMTRNCTRL_DDMEN1__W …
#define VSB_TOP_EQSMTRNCTRL_DDMEN1__M …
#define VSB_TOP_EQSMTRNCTRL_DDMEN1__PRE …
#define VSB_TOP_EQSMTRNCTRL_DDMEN2__B …
#define VSB_TOP_EQSMTRNCTRL_DDMEN2__W …
#define VSB_TOP_EQSMTRNCTRL_DDMEN2__M …
#define VSB_TOP_EQSMTRNCTRL_DDMEN2__PRE …
#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__B …
#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__W …
#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__M …
#define VSB_TOP_EQSMTRNCTRL_DIGIAGCON__PRE …
#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__B …
#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__W …
#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__M …
#define VSB_TOP_EQSMTRNCTRL_PARAINITEN__PRE …
#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__B …
#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__W …
#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__M …
#define VSB_TOP_EQSMTRNCTRL_TIMEOUTFRMCNTEN__PRE …
#define VSB_TOP_EQSMRCA1CTRL__A …
#define VSB_TOP_EQSMRCA1CTRL__W …
#define VSB_TOP_EQSMRCA1CTRL__M …
#define VSB_TOP_EQSMRCA1CTRL__PRE …
#define VSB_TOP_EQSMRCA1CTRL_RCAON__B …
#define VSB_TOP_EQSMRCA1CTRL_RCAON__W …
#define VSB_TOP_EQSMRCA1CTRL_RCAON__M …
#define VSB_TOP_EQSMRCA1CTRL_RCAON__PRE …
#define VSB_TOP_EQSMRCA1CTRL_DFEON__B …
#define VSB_TOP_EQSMRCA1CTRL_DFEON__W …
#define VSB_TOP_EQSMRCA1CTRL_DFEON__M …
#define VSB_TOP_EQSMRCA1CTRL_DFEON__PRE …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__B …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__W …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__M …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN1__PRE …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__B …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__W …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__M …
#define VSB_TOP_EQSMRCA1CTRL_DDMEN2__PRE …
#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__B …
#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__W …
#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__M …
#define VSB_TOP_EQSMRCA1CTRL_DIGIAGCON__PRE …
#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__B …
#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__W …
#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__M …
#define VSB_TOP_EQSMRCA1CTRL_PARAINITEN__PRE …
#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__B …
#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__W …
#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__M …
#define VSB_TOP_EQSMRCA1CTRL_TIMEOUTFRMCNTEN__PRE …
#define VSB_TOP_EQSMRCA2CTRL__A …
#define VSB_TOP_EQSMRCA2CTRL__W …
#define VSB_TOP_EQSMRCA2CTRL__M …
#define VSB_TOP_EQSMRCA2CTRL__PRE …
#define VSB_TOP_EQSMRCA2CTRL_RCAON__B …
#define VSB_TOP_EQSMRCA2CTRL_RCAON__W …
#define VSB_TOP_EQSMRCA2CTRL_RCAON__M …
#define VSB_TOP_EQSMRCA2CTRL_RCAON__PRE …
#define VSB_TOP_EQSMRCA2CTRL_DFEON__B …
#define VSB_TOP_EQSMRCA2CTRL_DFEON__W …
#define VSB_TOP_EQSMRCA2CTRL_DFEON__M …
#define VSB_TOP_EQSMRCA2CTRL_DFEON__PRE …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__B …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__W …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__M …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN1__PRE …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__B …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__W …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__M …
#define VSB_TOP_EQSMRCA2CTRL_DDMEN2__PRE …
#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__B …
#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__W …
#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__M …
#define VSB_TOP_EQSMRCA2CTRL_DIGIAGCON__PRE …
#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__B …
#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__W …
#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__M …
#define VSB_TOP_EQSMRCA2CTRL_PARAINITEN__PRE …
#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__B …
#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__W …
#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__M …
#define VSB_TOP_EQSMRCA2CTRL_TIMEOUTFRMCNTEN__PRE …
#define VSB_TOP_EQSMDDM1CTRL__A …
#define VSB_TOP_EQSMDDM1CTRL__W …
#define VSB_TOP_EQSMDDM1CTRL__M …
#define VSB_TOP_EQSMDDM1CTRL__PRE …
#define VSB_TOP_EQSMDDM1CTRL_RCAON__B …
#define VSB_TOP_EQSMDDM1CTRL_RCAON__W …
#define VSB_TOP_EQSMDDM1CTRL_RCAON__M …
#define VSB_TOP_EQSMDDM1CTRL_RCAON__PRE …
#define VSB_TOP_EQSMDDM1CTRL_DFEON__B …
#define VSB_TOP_EQSMDDM1CTRL_DFEON__W …
#define VSB_TOP_EQSMDDM1CTRL_DFEON__M …
#define VSB_TOP_EQSMDDM1CTRL_DFEON__PRE …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__B …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__W …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__M …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN1__PRE …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__B …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__W …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__M …
#define VSB_TOP_EQSMDDM1CTRL_DDMEN2__PRE …
#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__B …
#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__W …
#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__M …
#define VSB_TOP_EQSMDDM1CTRL_DIGIAGCON__PRE …
#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__B …
#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__W …
#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__M …
#define VSB_TOP_EQSMDDM1CTRL_PARAINITEN__PRE …
#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__B …
#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__W …
#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__M …
#define VSB_TOP_EQSMDDM1CTRL_TIMEOUTFRMCNTEN__PRE …
#define VSB_TOP_EQSMDDM2CTRL__A …
#define VSB_TOP_EQSMDDM2CTRL__W …
#define VSB_TOP_EQSMDDM2CTRL__M …
#define VSB_TOP_EQSMDDM2CTRL__PRE …
#define VSB_TOP_EQSMDDM2CTRL_RCAON__B …
#define VSB_TOP_EQSMDDM2CTRL_RCAON__W …
#define VSB_TOP_EQSMDDM2CTRL_RCAON__M …
#define VSB_TOP_EQSMDDM2CTRL_RCAON__PRE …
#define VSB_TOP_EQSMDDM2CTRL_DFEON__B …
#define VSB_TOP_EQSMDDM2CTRL_DFEON__W …
#define VSB_TOP_EQSMDDM2CTRL_DFEON__M …
#define VSB_TOP_EQSMDDM2CTRL_DFEON__PRE …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__B …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__W …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__M …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN1__PRE …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__B …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__W …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__M …
#define VSB_TOP_EQSMDDM2CTRL_DDMEN2__PRE …
#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__B …
#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__W …
#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__M …
#define VSB_TOP_EQSMDDM2CTRL_DIGIAGCON__PRE …
#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__B …
#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__W …
#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__M …
#define VSB_TOP_EQSMDDM2CTRL_PARAINITEN__PRE …
#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__B …
#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__W …
#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__M …
#define VSB_TOP_EQSMDDM2CTRL_TIMEOUTFRMCNTEN__PRE …
#define VSB_TOP_SYSSMRSTCTRL__A …
#define VSB_TOP_SYSSMRSTCTRL__W …
#define VSB_TOP_SYSSMRSTCTRL__M …
#define VSB_TOP_SYSSMRSTCTRL__PRE …
#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__B …
#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__W …
#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__M …
#define VSB_TOP_SYSSMRSTCTRL_RSTCTCAL__PRE …
#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__B …
#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__W …
#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__M …
#define VSB_TOP_SYSSMRSTCTRL_CTCALEN__PRE …
#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__B …
#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__W …
#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__M …
#define VSB_TOP_SYSSMRSTCTRL_STARTTRN__PRE …
#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__B …
#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__W …
#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__M …
#define VSB_TOP_SYSSMRSTCTRL_RSTFRMSYNCDET__PRE …
#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__B …
#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__W …
#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__M …
#define VSB_TOP_SYSSMRSTCTRL_RSTCYDET__PRE …
#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__B …
#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__W …
#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__M …
#define VSB_TOP_SYSSMRSTCTRL_RSTDCRMV__PRE …
#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__B …
#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__W …
#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__M …
#define VSB_TOP_SYSSMRSTCTRL_RSTEQSIG__PRE …
#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__B …
#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__W …
#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__M …
#define VSB_TOP_SYSSMRSTCTRL_CKFRZ__PRE …
#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__B …
#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__W …
#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__M …
#define VSB_TOP_SYSSMRSTCTRL_CKBWSW__PRE …
#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__B …
#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__W …
#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__M …
#define VSB_TOP_SYSSMRSTCTRL_NCOBWSW__PRE …
#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__B …
#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__W …
#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__M …
#define VSB_TOP_SYSSMRSTCTRL_NCOTIMEOUTCNTEN__PRE …
#define VSB_TOP_SYSSMCYCTRL__A …
#define VSB_TOP_SYSSMCYCTRL__W …
#define VSB_TOP_SYSSMCYCTRL__M …
#define VSB_TOP_SYSSMCYCTRL__PRE …
#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__B …
#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__W …
#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__M …
#define VSB_TOP_SYSSMCYCTRL_RSTCTCAL__PRE …
#define VSB_TOP_SYSSMCYCTRL_CTCALEN__B …
#define VSB_TOP_SYSSMCYCTRL_CTCALEN__W …
#define VSB_TOP_SYSSMCYCTRL_CTCALEN__M …
#define VSB_TOP_SYSSMCYCTRL_CTCALEN__PRE …
#define VSB_TOP_SYSSMCYCTRL_STARTTRN__B …
#define VSB_TOP_SYSSMCYCTRL_STARTTRN__W …
#define VSB_TOP_SYSSMCYCTRL_STARTTRN__M …
#define VSB_TOP_SYSSMCYCTRL_STARTTRN__PRE …
#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__B …
#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__W …
#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__M …
#define VSB_TOP_SYSSMCYCTRL_RSTFRMSYNCDET__PRE …
#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__B …
#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__W …
#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__M …
#define VSB_TOP_SYSSMCYCTRL_RSTCYDET__PRE …
#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__B …
#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__W …
#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__M …
#define VSB_TOP_SYSSMCYCTRL_RSTDCRMV__PRE …
#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__B …
#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__W …
#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__M …
#define VSB_TOP_SYSSMCYCTRL_RSTEQSIG__PRE …
#define VSB_TOP_SYSSMCYCTRL_CKFRZ__B …
#define VSB_TOP_SYSSMCYCTRL_CKFRZ__W …
#define VSB_TOP_SYSSMCYCTRL_CKFRZ__M …
#define VSB_TOP_SYSSMCYCTRL_CKFRZ__PRE …
#define VSB_TOP_SYSSMCYCTRL_CKBWSW__B …
#define VSB_TOP_SYSSMCYCTRL_CKBWSW__W …
#define VSB_TOP_SYSSMCYCTRL_CKBWSW__M …
#define VSB_TOP_SYSSMCYCTRL_CKBWSW__PRE …
#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__B …
#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__W …
#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__M …
#define VSB_TOP_SYSSMCYCTRL_NCOBWSW__PRE …
#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__B …
#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__W …
#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__M …
#define VSB_TOP_SYSSMCYCTRL_NCOTIMEOUTCNTEN__PRE …
#define VSB_TOP_SYSSMTRNCTRL__A …
#define VSB_TOP_SYSSMTRNCTRL__W …
#define VSB_TOP_SYSSMTRNCTRL__M …
#define VSB_TOP_SYSSMTRNCTRL__PRE …
#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__B …
#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__W …
#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__M …
#define VSB_TOP_SYSSMTRNCTRL_RSTCTCAL__PRE …
#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__B …
#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__W …
#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__M …
#define VSB_TOP_SYSSMTRNCTRL_CTCALEN__PRE …
#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__B …
#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__W …
#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__M …
#define VSB_TOP_SYSSMTRNCTRL_STARTTRN__PRE …
#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__B …
#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__W …
#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__M …
#define VSB_TOP_SYSSMTRNCTRL_RSTFRMSYNCDET__PRE …
#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__B …
#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__W …
#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__M …
#define VSB_TOP_SYSSMTRNCTRL_RSTCYDET__PRE …
#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__B …
#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__W …
#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__M …
#define VSB_TOP_SYSSMTRNCTRL_RSTDCRMV__PRE …
#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__B …
#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__W …
#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__M …
#define VSB_TOP_SYSSMTRNCTRL_RSTEQSIG__PRE …
#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__B …
#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__W …
#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__M …
#define VSB_TOP_SYSSMTRNCTRL_CKFRZ__PRE …
#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__B …
#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__W …
#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__M …
#define VSB_TOP_SYSSMTRNCTRL_CKBWSW__PRE …
#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__B …
#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__W …
#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__M …
#define VSB_TOP_SYSSMTRNCTRL_NCOBWSW__PRE …
#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__B …
#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__W …
#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__M …
#define VSB_TOP_SYSSMTRNCTRL_NCOTIMEOUTCNTEN__PRE …
#define VSB_TOP_SYSSMEQCTRL__A …
#define VSB_TOP_SYSSMEQCTRL__W …
#define VSB_TOP_SYSSMEQCTRL__M …
#define VSB_TOP_SYSSMEQCTRL__PRE …
#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__B …
#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__W …
#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__M …
#define VSB_TOP_SYSSMEQCTRL_RSTCTCAL__PRE …
#define VSB_TOP_SYSSMEQCTRL_CTCALEN__B …
#define VSB_TOP_SYSSMEQCTRL_CTCALEN__W …
#define VSB_TOP_SYSSMEQCTRL_CTCALEN__M …
#define VSB_TOP_SYSSMEQCTRL_CTCALEN__PRE …
#define VSB_TOP_SYSSMEQCTRL_STARTTRN__B …
#define VSB_TOP_SYSSMEQCTRL_STARTTRN__W …
#define VSB_TOP_SYSSMEQCTRL_STARTTRN__M …
#define VSB_TOP_SYSSMEQCTRL_STARTTRN__PRE …
#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__B …
#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__W …
#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__M …
#define VSB_TOP_SYSSMEQCTRL_RSTFRMSYNCDET__PRE …
#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__B …
#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__W …
#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__M …
#define VSB_TOP_SYSSMEQCTRL_RSTCYDET__PRE …
#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__B …
#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__W …
#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__M …
#define VSB_TOP_SYSSMEQCTRL_RSTDCRMV__PRE …
#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__B …
#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__W …
#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__M …
#define VSB_TOP_SYSSMEQCTRL_RSTEQSIG__PRE …
#define VSB_TOP_SYSSMEQCTRL_CKFRZ__B …
#define VSB_TOP_SYSSMEQCTRL_CKFRZ__W …
#define VSB_TOP_SYSSMEQCTRL_CKFRZ__M …
#define VSB_TOP_SYSSMEQCTRL_CKFRZ__PRE …
#define VSB_TOP_SYSSMEQCTRL_CKBWSW__B …
#define VSB_TOP_SYSSMEQCTRL_CKBWSW__W …
#define VSB_TOP_SYSSMEQCTRL_CKBWSW__M …
#define VSB_TOP_SYSSMEQCTRL_CKBWSW__PRE …
#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__B …
#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__W …
#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__M …
#define VSB_TOP_SYSSMEQCTRL_NCOBWSW__PRE …
#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__B …
#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__W …
#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__M …
#define VSB_TOP_SYSSMEQCTRL_NCOTIMEOUTCNTEN__PRE …
#define VSB_TOP_SYSSMAGCCTRL__A …
#define VSB_TOP_SYSSMAGCCTRL__W …
#define VSB_TOP_SYSSMAGCCTRL__M …
#define VSB_TOP_SYSSMAGCCTRL__PRE …
#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__B …
#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__W …
#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__M …
#define VSB_TOP_SYSSMAGCCTRL_RSTCTCAL__PRE …
#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__B …
#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__W …
#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__M …
#define VSB_TOP_SYSSMAGCCTRL_CTCALEN__PRE …
#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__B …
#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__W …
#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__M …
#define VSB_TOP_SYSSMAGCCTRL_STARTTRN__PRE …
#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__B …
#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__W …
#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__M …
#define VSB_TOP_SYSSMAGCCTRL_RSTFRMSYNCDET__PRE …
#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__B …
#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__W …
#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__M …
#define VSB_TOP_SYSSMAGCCTRL_RSTCYDET__PRE …
#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__B …
#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__W …
#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__M …
#define VSB_TOP_SYSSMAGCCTRL_RSTDCRMV__PRE …
#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__B …
#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__W …
#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__M …
#define VSB_TOP_SYSSMAGCCTRL_RSTEQSIG__PRE …
#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__B …
#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__W …
#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__M …
#define VSB_TOP_SYSSMAGCCTRL_CKFRZ__PRE …
#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__B …
#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__W …
#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__M …
#define VSB_TOP_SYSSMAGCCTRL_CKBWSW__PRE …
#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__B …
#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__W …
#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__M …
#define VSB_TOP_SYSSMAGCCTRL_NCOBWSW__PRE …
#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__B …
#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__W …
#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__M …
#define VSB_TOP_SYSSMAGCCTRL_NCOTIMEOUTCNTEN__PRE …
#define VSB_TOP_SYSSMCTCTRL__A …
#define VSB_TOP_SYSSMCTCTRL__W …
#define VSB_TOP_SYSSMCTCTRL__M …
#define VSB_TOP_SYSSMCTCTRL__PRE …
#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__B …
#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__W …
#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__M …
#define VSB_TOP_SYSSMCTCTRL_RSTCTCAL__PRE …
#define VSB_TOP_SYSSMCTCTRL_CTCALEN__B …
#define VSB_TOP_SYSSMCTCTRL_CTCALEN__W …
#define VSB_TOP_SYSSMCTCTRL_CTCALEN__M …
#define VSB_TOP_SYSSMCTCTRL_CTCALEN__PRE …
#define VSB_TOP_SYSSMCTCTRL_STARTTRN__B …
#define VSB_TOP_SYSSMCTCTRL_STARTTRN__W …
#define VSB_TOP_SYSSMCTCTRL_STARTTRN__M …
#define VSB_TOP_SYSSMCTCTRL_STARTTRN__PRE …
#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__B …
#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__W …
#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__M …
#define VSB_TOP_SYSSMCTCTRL_RSTFRMSYNCDET__PRE …
#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__B …
#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__W …
#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__M …
#define VSB_TOP_SYSSMCTCTRL_RSTCYDET__PRE …
#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__B …
#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__W …
#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__M …
#define VSB_TOP_SYSSMCTCTRL_RSTDCRMV__PRE …
#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__B …
#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__W …
#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__M …
#define VSB_TOP_SYSSMCTCTRL_RSTEQSIG__PRE …
#define VSB_TOP_SYSSMCTCTRL_CKFRZ__B …
#define VSB_TOP_SYSSMCTCTRL_CKFRZ__W …
#define VSB_TOP_SYSSMCTCTRL_CKFRZ__M …
#define VSB_TOP_SYSSMCTCTRL_CKFRZ__PRE …
#define VSB_TOP_SYSSMCTCTRL_CKBWSW__B …
#define VSB_TOP_SYSSMCTCTRL_CKBWSW__W …
#define VSB_TOP_SYSSMCTCTRL_CKBWSW__M …
#define VSB_TOP_SYSSMCTCTRL_CKBWSW__PRE …
#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__B …
#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__W …
#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__M …
#define VSB_TOP_SYSSMCTCTRL_NCOBWSW__PRE …
#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__B …
#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__W …
#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__M …
#define VSB_TOP_SYSSMCTCTRL_NCOTIMEOUTCNTEN__PRE …
#define VSB_TOP_EQCTRL__A …
#define VSB_TOP_EQCTRL__W …
#define VSB_TOP_EQCTRL__M …
#define VSB_TOP_EQCTRL__PRE …
#define VSB_TOP_EQCTRL_STASSIGNEN__B …
#define VSB_TOP_EQCTRL_STASSIGNEN__W …
#define VSB_TOP_EQCTRL_STASSIGNEN__M …
#define VSB_TOP_EQCTRL_STASSIGNEN__PRE …
#define VSB_TOP_EQCTRL_ORCANCMAEN__B …
#define VSB_TOP_EQCTRL_ORCANCMAEN__W …
#define VSB_TOP_EQCTRL_ORCANCMAEN__M …
#define VSB_TOP_EQCTRL_ORCANCMAEN__PRE …
#define VSB_TOP_EQCTRL_ODAGCGO__B …
#define VSB_TOP_EQCTRL_ODAGCGO__W …
#define VSB_TOP_EQCTRL_ODAGCGO__M …
#define VSB_TOP_EQCTRL_ODAGCGO__PRE …
#define VSB_TOP_EQCTRL_OPTGAIN__B …
#define VSB_TOP_EQCTRL_OPTGAIN__W …
#define VSB_TOP_EQCTRL_OPTGAIN__M …
#define VSB_TOP_EQCTRL_OPTGAIN__PRE …
#define VSB_TOP_EQCTRL_TAPRAMWRTEN__B …
#define VSB_TOP_EQCTRL_TAPRAMWRTEN__W …
#define VSB_TOP_EQCTRL_TAPRAMWRTEN__M …
#define VSB_TOP_EQCTRL_TAPRAMWRTEN__PRE …
#define VSB_TOP_EQCTRL_CMAGAIN__B …
#define VSB_TOP_EQCTRL_CMAGAIN__W …
#define VSB_TOP_EQCTRL_CMAGAIN__M …
#define VSB_TOP_EQCTRL_CMAGAIN__PRE …
#define VSB_TOP_PREEQAGCCTRL__A …
#define VSB_TOP_PREEQAGCCTRL__W …
#define VSB_TOP_PREEQAGCCTRL__M …
#define VSB_TOP_PREEQAGCCTRL__PRE …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__B …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__W …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__M …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCBWSEL__PRE …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__B …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__W …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__M …
#define VSB_TOP_PREEQAGCCTRL_PREEQAGCFRZ__PRE …
#define VSB_TOP_PREEQAGCPWRREFLVLHI__A …
#define VSB_TOP_PREEQAGCPWRREFLVLHI__W …
#define VSB_TOP_PREEQAGCPWRREFLVLHI__M …
#define VSB_TOP_PREEQAGCPWRREFLVLHI__PRE …
#define VSB_TOP_PREEQAGCPWRREFLVLLO__A …
#define VSB_TOP_PREEQAGCPWRREFLVLLO__W …
#define VSB_TOP_PREEQAGCPWRREFLVLLO__M …
#define VSB_TOP_PREEQAGCPWRREFLVLLO__PRE …
#define VSB_TOP_CORINGSEL__A …
#define VSB_TOP_CORINGSEL__W …
#define VSB_TOP_CORINGSEL__M …
#define VSB_TOP_CORINGSEL__PRE …
#define VSB_TOP_BEDETCTRL__A …
#define VSB_TOP_BEDETCTRL__W …
#define VSB_TOP_BEDETCTRL__M …
#define VSB_TOP_BEDETCTRL__PRE …
#define VSB_TOP_BEDETCTRL_MIXRATIO__B …
#define VSB_TOP_BEDETCTRL_MIXRATIO__W …
#define VSB_TOP_BEDETCTRL_MIXRATIO__M …
#define VSB_TOP_BEDETCTRL_MIXRATIO__PRE …
#define VSB_TOP_BEDETCTRL_CYOFFSEL__B …
#define VSB_TOP_BEDETCTRL_CYOFFSEL__W …
#define VSB_TOP_BEDETCTRL_CYOFFSEL__M …
#define VSB_TOP_BEDETCTRL_CYOFFSEL__PRE …
#define VSB_TOP_BEDETCTRL_DATAOFFSEL__B …
#define VSB_TOP_BEDETCTRL_DATAOFFSEL__W …
#define VSB_TOP_BEDETCTRL_DATAOFFSEL__M …
#define VSB_TOP_BEDETCTRL_DATAOFFSEL__PRE …
#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__B …
#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__W …
#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__M …
#define VSB_TOP_BEDETCTRL_BYPASS_DSQ__PRE …
#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__B …
#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__W …
#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__M …
#define VSB_TOP_BEDETCTRL_BYPASS_PSQ__PRE …
#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__B …
#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__W …
#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__M …
#define VSB_TOP_BEDETCTRL_BYPASS_CSQ__PRE …
#define VSB_TOP_BEDETCTRL_BYPASS_DMP__B …
#define VSB_TOP_BEDETCTRL_BYPASS_DMP__W …
#define VSB_TOP_BEDETCTRL_BYPASS_DMP__M …
#define VSB_TOP_BEDETCTRL_BYPASS_DMP__PRE …
#define VSB_TOP_LBAGCREFLVL__A …
#define VSB_TOP_LBAGCREFLVL__W …
#define VSB_TOP_LBAGCREFLVL__M …
#define VSB_TOP_LBAGCREFLVL__PRE …
#define VSB_TOP_UBAGCREFLVL__A …
#define VSB_TOP_UBAGCREFLVL__W …
#define VSB_TOP_UBAGCREFLVL__M …
#define VSB_TOP_UBAGCREFLVL__PRE …
#define VSB_TOP_NOTCH1_BIN_NUM__A …
#define VSB_TOP_NOTCH1_BIN_NUM__W …
#define VSB_TOP_NOTCH1_BIN_NUM__M …
#define VSB_TOP_NOTCH1_BIN_NUM__PRE …
#define VSB_TOP_NOTCH2_BIN_NUM__A …
#define VSB_TOP_NOTCH2_BIN_NUM__W …
#define VSB_TOP_NOTCH2_BIN_NUM__M …
#define VSB_TOP_NOTCH2_BIN_NUM__PRE …
#define VSB_TOP_NOTCH_START_BIN_NUM__A …
#define VSB_TOP_NOTCH_START_BIN_NUM__W …
#define VSB_TOP_NOTCH_START_BIN_NUM__M …
#define VSB_TOP_NOTCH_START_BIN_NUM__PRE …
#define VSB_TOP_NOTCH_STOP_BIN_NUM__A …
#define VSB_TOP_NOTCH_STOP_BIN_NUM__W …
#define VSB_TOP_NOTCH_STOP_BIN_NUM__M …
#define VSB_TOP_NOTCH_STOP_BIN_NUM__PRE …
#define VSB_TOP_NOTCH_TEST_DURATION__A …
#define VSB_TOP_NOTCH_TEST_DURATION__W …
#define VSB_TOP_NOTCH_TEST_DURATION__M …
#define VSB_TOP_NOTCH_TEST_DURATION__PRE …
#define VSB_TOP_RESULT_LARGE_PEAK_BIN__A …
#define VSB_TOP_RESULT_LARGE_PEAK_BIN__W …
#define VSB_TOP_RESULT_LARGE_PEAK_BIN__M …
#define VSB_TOP_RESULT_LARGE_PEAK_BIN__PRE …
#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__A …
#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__W …
#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__M …
#define VSB_TOP_RESULT_LARGE_PEAK_VALUE__PRE …
#define VSB_TOP_RESULT_SMALL_PEAK_BIN__A …
#define VSB_TOP_RESULT_SMALL_PEAK_BIN__W …
#define VSB_TOP_RESULT_SMALL_PEAK_BIN__M …
#define VSB_TOP_RESULT_SMALL_PEAK_BIN__PRE …
#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__A …
#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__W …
#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__M …
#define VSB_TOP_RESULT_SMALL_PEAK_VALUE__PRE …
#define VSB_TOP_NOTCH_SWEEP_RUNNING__A …
#define VSB_TOP_NOTCH_SWEEP_RUNNING__W …
#define VSB_TOP_NOTCH_SWEEP_RUNNING__M …
#define VSB_TOP_NOTCH_SWEEP_RUNNING__PRE …
#define VSB_TOP_PREEQDAGCRATIO__A …
#define VSB_TOP_PREEQDAGCRATIO__W …
#define VSB_TOP_PREEQDAGCRATIO__M …
#define VSB_TOP_PREEQDAGCRATIO__PRE …
#define VSB_TOP_AGC_TRUNCCTRL__A …
#define VSB_TOP_AGC_TRUNCCTRL__W …
#define VSB_TOP_AGC_TRUNCCTRL__M …
#define VSB_TOP_AGC_TRUNCCTRL__PRE …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__B …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__W …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__M …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_LSB__PRE …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__B …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__W …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__M …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_12N__PRE …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__B …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__W …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__M …
#define VSB_TOP_AGC_TRUNCCTRL_TRUNC_EN__PRE …
#define VSB_TOP_BEAGC_DEADZONEINIT__A …
#define VSB_TOP_BEAGC_DEADZONEINIT__W …
#define VSB_TOP_BEAGC_DEADZONEINIT__M …
#define VSB_TOP_BEAGC_DEADZONEINIT__PRE …
#define VSB_TOP_BEAGC_REFLEVEL__A …
#define VSB_TOP_BEAGC_REFLEVEL__W …
#define VSB_TOP_BEAGC_REFLEVEL__M …
#define VSB_TOP_BEAGC_REFLEVEL__PRE …
#define VSB_TOP_BEAGC_GAINSHIFT__A …
#define VSB_TOP_BEAGC_GAINSHIFT__W …
#define VSB_TOP_BEAGC_GAINSHIFT__M …
#define VSB_TOP_BEAGC_GAINSHIFT__PRE …
#define VSB_TOP_BEAGC_REGINIT__A …
#define VSB_TOP_BEAGC_REGINIT__W …
#define VSB_TOP_BEAGC_REGINIT__M …
#define VSB_TOP_BEAGC_REGINIT__PRE …
#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__B …
#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__W …
#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__M …
#define VSB_TOP_BEAGC_REGINIT_BEAGC_RST__PRE …
#define VSB_TOP_BEAGC_SCALE__A …
#define VSB_TOP_BEAGC_SCALE__W …
#define VSB_TOP_BEAGC_SCALE__M …
#define VSB_TOP_BEAGC_SCALE__PRE …
#define VSB_TOP_CFAGC_DEADZONEINIT__A …
#define VSB_TOP_CFAGC_DEADZONEINIT__W …
#define VSB_TOP_CFAGC_DEADZONEINIT__M …
#define VSB_TOP_CFAGC_DEADZONEINIT__PRE …
#define VSB_TOP_CFAGC_REFLEVEL__A …
#define VSB_TOP_CFAGC_REFLEVEL__W …
#define VSB_TOP_CFAGC_REFLEVEL__M …
#define VSB_TOP_CFAGC_REFLEVEL__PRE …
#define VSB_TOP_CFAGC_GAINSHIFT__A …
#define VSB_TOP_CFAGC_GAINSHIFT__W …
#define VSB_TOP_CFAGC_GAINSHIFT__M …
#define VSB_TOP_CFAGC_GAINSHIFT__PRE …
#define VSB_TOP_CFAGC_REGINIT__A …
#define VSB_TOP_CFAGC_REGINIT__W …
#define VSB_TOP_CFAGC_REGINIT__M …
#define VSB_TOP_CFAGC_REGINIT__PRE …
#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__B …
#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__W …
#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__M …
#define VSB_TOP_CFAGC_REGINIT_CFAGC_RST__PRE …
#define VSB_TOP_CFAGC_SCALE__A …
#define VSB_TOP_CFAGC_SCALE__W …
#define VSB_TOP_CFAGC_SCALE__M …
#define VSB_TOP_CFAGC_SCALE__PRE …
#define VSB_TOP_CKTRKONCTL__A …
#define VSB_TOP_CKTRKONCTL__W …
#define VSB_TOP_CKTRKONCTL__M …
#define VSB_TOP_CKTRKONCTL__PRE …
#define VSB_TOP_CYTRKONCTL__A …
#define VSB_TOP_CYTRKONCTL__W …
#define VSB_TOP_CYTRKONCTL__M …
#define VSB_TOP_CYTRKONCTL__PRE …
#define VSB_TOP_PTONCTL__A …
#define VSB_TOP_PTONCTL__W …
#define VSB_TOP_PTONCTL__M …
#define VSB_TOP_PTONCTL__PRE …
#define VSB_TOP_NOTCH_SCALE_1__A …
#define VSB_TOP_NOTCH_SCALE_1__W …
#define VSB_TOP_NOTCH_SCALE_1__M …
#define VSB_TOP_NOTCH_SCALE_1__PRE …
#define VSB_TOP_NOTCH_SCALE_2__A …
#define VSB_TOP_NOTCH_SCALE_2__W …
#define VSB_TOP_NOTCH_SCALE_2__M …
#define VSB_TOP_NOTCH_SCALE_2__PRE …
#define VSB_TOP_FIRSTLARGFFETAP__A …
#define VSB_TOP_FIRSTLARGFFETAP__W …
#define VSB_TOP_FIRSTLARGFFETAP__M …
#define VSB_TOP_FIRSTLARGFFETAP__PRE …
#define VSB_TOP_FIRSTLARGFFETAPADDR__A …
#define VSB_TOP_FIRSTLARGFFETAPADDR__W …
#define VSB_TOP_FIRSTLARGFFETAPADDR__M …
#define VSB_TOP_FIRSTLARGFFETAPADDR__PRE …
#define VSB_TOP_SECONDLARGFFETAP__A …
#define VSB_TOP_SECONDLARGFFETAP__W …
#define VSB_TOP_SECONDLARGFFETAP__M …
#define VSB_TOP_SECONDLARGFFETAP__PRE …
#define VSB_TOP_SECONDLARGFFETAPADDR__A …
#define VSB_TOP_SECONDLARGFFETAPADDR__W …
#define VSB_TOP_SECONDLARGFFETAPADDR__M …
#define VSB_TOP_SECONDLARGFFETAPADDR__PRE …
#define VSB_TOP_FIRSTLARGDFETAP__A …
#define VSB_TOP_FIRSTLARGDFETAP__W …
#define VSB_TOP_FIRSTLARGDFETAP__M …
#define VSB_TOP_FIRSTLARGDFETAP__PRE …
#define VSB_TOP_FIRSTLARGDFETAPADDR__A …
#define VSB_TOP_FIRSTLARGDFETAPADDR__W …
#define VSB_TOP_FIRSTLARGDFETAPADDR__M …
#define VSB_TOP_FIRSTLARGDFETAPADDR__PRE …
#define VSB_TOP_SECONDLARGDFETAP__A …
#define VSB_TOP_SECONDLARGDFETAP__W …
#define VSB_TOP_SECONDLARGDFETAP__M …
#define VSB_TOP_SECONDLARGDFETAP__PRE …
#define VSB_TOP_SECONDLARGDFETAPADDR__A …
#define VSB_TOP_SECONDLARGDFETAPADDR__W …
#define VSB_TOP_SECONDLARGDFETAPADDR__M …
#define VSB_TOP_SECONDLARGDFETAPADDR__PRE …
#define VSB_TOP_PARAOWDBUS__A …
#define VSB_TOP_PARAOWDBUS__W …
#define VSB_TOP_PARAOWDBUS__M …
#define VSB_TOP_PARAOWDBUS__PRE …
#define VSB_TOP_PARAOWCTRL__A …
#define VSB_TOP_PARAOWCTRL__W …
#define VSB_TOP_PARAOWCTRL__M …
#define VSB_TOP_PARAOWCTRL__PRE …
#define VSB_TOP_PARAOWCTRL_PARAOWABUS__B …
#define VSB_TOP_PARAOWCTRL_PARAOWABUS__W …
#define VSB_TOP_PARAOWCTRL_PARAOWABUS__M …
#define VSB_TOP_PARAOWCTRL_PARAOWABUS__PRE …
#define VSB_TOP_PARAOWCTRL_PARAOWEN__B …
#define VSB_TOP_PARAOWCTRL_PARAOWEN__W …
#define VSB_TOP_PARAOWCTRL_PARAOWEN__M …
#define VSB_TOP_PARAOWCTRL_PARAOWEN__PRE …
#define VSB_TOP_CURRENTSEGLOCAT__A …
#define VSB_TOP_CURRENTSEGLOCAT__W …
#define VSB_TOP_CURRENTSEGLOCAT__M …
#define VSB_TOP_CURRENTSEGLOCAT__PRE …
#define VSB_TOP_MEASUREMENT_PERIOD__A …
#define VSB_TOP_MEASUREMENT_PERIOD__W …
#define VSB_TOP_MEASUREMENT_PERIOD__M …
#define VSB_TOP_MEASUREMENT_PERIOD__PRE …
#define VSB_TOP_NR_SYM_ERRS__A …
#define VSB_TOP_NR_SYM_ERRS__W …
#define VSB_TOP_NR_SYM_ERRS__M …
#define VSB_TOP_NR_SYM_ERRS__PRE …
#define VSB_TOP_ERR_ENERGY_L__A …
#define VSB_TOP_ERR_ENERGY_L__W …
#define VSB_TOP_ERR_ENERGY_L__M …
#define VSB_TOP_ERR_ENERGY_L__PRE …
#define VSB_TOP_ERR_ENERGY_H__A …
#define VSB_TOP_ERR_ENERGY_H__W …
#define VSB_TOP_ERR_ENERGY_H__M …
#define VSB_TOP_ERR_ENERGY_H__PRE …
#define VSB_TOP_SLICER_SEL_8LEV__A …
#define VSB_TOP_SLICER_SEL_8LEV__W …
#define VSB_TOP_SLICER_SEL_8LEV__M …
#define VSB_TOP_SLICER_SEL_8LEV__PRE …
#define VSB_TOP_BNFIELD__A …
#define VSB_TOP_BNFIELD__W …
#define VSB_TOP_BNFIELD__M …
#define VSB_TOP_BNFIELD__PRE …
#define VSB_TOP_CLPLASTNUM__A …
#define VSB_TOP_CLPLASTNUM__W …
#define VSB_TOP_CLPLASTNUM__M …
#define VSB_TOP_CLPLASTNUM__PRE …
#define VSB_TOP_BNSQERR__A …
#define VSB_TOP_BNSQERR__W …
#define VSB_TOP_BNSQERR__M …
#define VSB_TOP_BNSQERR__PRE …
#define VSB_TOP_BNTHRESH__A …
#define VSB_TOP_BNTHRESH__W …
#define VSB_TOP_BNTHRESH__M …
#define VSB_TOP_BNTHRESH__PRE …
#define VSB_TOP_BNCLPNUM__A …
#define VSB_TOP_BNCLPNUM__W …
#define VSB_TOP_BNCLPNUM__M …
#define VSB_TOP_BNCLPNUM__PRE …
#define VSB_TOP_PHASELOCKCTRL__A …
#define VSB_TOP_PHASELOCKCTRL__W …
#define VSB_TOP_PHASELOCKCTRL__M …
#define VSB_TOP_PHASELOCKCTRL__PRE …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__B …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__W …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__M …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPOLARITY__PRE …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__B …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__W …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__M …
#define VSB_TOP_PHASELOCKCTRL_DFORCEPLL__PRE …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__B …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__W …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__M …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPOLARITY__PRE …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__B …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__W …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__M …
#define VSB_TOP_PHASELOCKCTRL_PFORCEPLL__PRE …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__B …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__W …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__M …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPOLARITY__PRE …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__B …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__W …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__M …
#define VSB_TOP_PHASELOCKCTRL_CFORCEPLL__PRE …
#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__B …
#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__W …
#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__M …
#define VSB_TOP_PHASELOCKCTRL_IQSWITCH__PRE …
#define VSB_TOP_DLOCKACCUM__A …
#define VSB_TOP_DLOCKACCUM__W …
#define VSB_TOP_DLOCKACCUM__M …
#define VSB_TOP_DLOCKACCUM__PRE …
#define VSB_TOP_PLOCKACCUM__A …
#define VSB_TOP_PLOCKACCUM__W …
#define VSB_TOP_PLOCKACCUM__M …
#define VSB_TOP_PLOCKACCUM__PRE …
#define VSB_TOP_CLOCKACCUM__A …
#define VSB_TOP_CLOCKACCUM__W …
#define VSB_TOP_CLOCKACCUM__M …
#define VSB_TOP_CLOCKACCUM__PRE …
#define VSB_TOP_DCRMVACUMI__A …
#define VSB_TOP_DCRMVACUMI__W …
#define VSB_TOP_DCRMVACUMI__M …
#define VSB_TOP_DCRMVACUMI__PRE …
#define VSB_TOP_DCRMVACUMQ__A …
#define VSB_TOP_DCRMVACUMQ__W …
#define VSB_TOP_DCRMVACUMQ__M …
#define VSB_TOP_DCRMVACUMQ__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFETRAINLKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFERCA1TRAINLKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFERCA1DATALKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFERCA2TRAINLKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFERCA2DATALKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1TRAINLKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFEDDM1DATALKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2TRAINLKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO1__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO2__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO3__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO4__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO5__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO6__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO7__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO8__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO9__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO10__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO11__PRE …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__A …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__W …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__M …
#define VSB_SYSCTRL_RAM0_FFEDDM2DATALKRATIO12__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN1__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN2__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN3__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN4__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN5__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN6__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN7__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN8__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN9__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN10__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN11__PRE …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__A …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__W …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__M …
#define VSB_SYSCTRL_RAM0_FIRTRAINGAIN12__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1TRAINGAIN1__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN1_FIRRCA1DATAGAIN1__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1TRAINGAIN2__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN2_FIRRCA1DATAGAIN2__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1TRAINGAIN3__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN3_FIRRCA1DATAGAIN3__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1TRAINGAIN4__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN4_FIRRCA1DATAGAIN4__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1TRAINGAIN5__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN5_FIRRCA1DATAGAIN5__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1TRAINGAIN6__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN6_FIRRCA1DATAGAIN6__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1TRAINGAIN7__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN7_FIRRCA1DATAGAIN7__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__A …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1TRAINGAIN8__PRE …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__B …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__W …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__M …
#define VSB_SYSCTRL_RAM0_FIRRCA1GAIN8_FIRRCA1DATAGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__A …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1TRAINGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN9_FIRRCA1DATAGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__A …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1TRAINGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN10_FIRRCA1DATAGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__A …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1TRAINGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN11_FIRRCA1DATAGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__A …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1TRAINGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRRCA1GAIN12_FIRRCA1DATAGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2TRAINGAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN1_FIRRCA2DATAGAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2TRAINGAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN2_FIRRCA2DATAGAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2TRAINGAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN3_FIRRCA2DATAGAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2TRAINGAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN4_FIRRCA2DATAGAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2TRAINGAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN5_FIRRCA2DATAGAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2TRAINGAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN6_FIRRCA2DATAGAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2TRAINGAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN7_FIRRCA2DATAGAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2TRAINGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN8_FIRRCA2DATAGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2TRAINGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN9_FIRRCA2DATAGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2TRAINGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN10_FIRRCA2DATAGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2TRAINGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN11_FIRRCA2DATAGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__A …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2TRAINGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRRCA2GAIN12_FIRRCA2DATAGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1TRAINGAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN1_FIRDDM1DATAGAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1TRAINGAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN2_FIRDDM1DATAGAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1TRAINGAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN3_FIRDDM1DATAGAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1TRAINGAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN4_FIRDDM1DATAGAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1TRAINGAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN5_FIRDDM1DATAGAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1TRAINGAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN6_FIRDDM1DATAGAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1TRAINGAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN7_FIRDDM1DATAGAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1TRAINGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN8_FIRDDM1DATAGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1TRAINGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN9_FIRDDM1DATAGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1TRAINGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN10_FIRDDM1DATAGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1TRAINGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN11_FIRDDM1DATAGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__A …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1TRAINGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRDDM1GAIN12_FIRDDM1DATAGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2TRAINGAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN1_FIRDDM2DATAGAIN1__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2TRAINGAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN2_FIRDDM2DATAGAIN2__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2TRAINGAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN3_FIRDDM2DATAGAIN3__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2TRAINGAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN4_FIRDDM2DATAGAIN4__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2TRAINGAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN5_FIRDDM2DATAGAIN5__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2TRAINGAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN6_FIRDDM2DATAGAIN6__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2TRAINGAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN7_FIRDDM2DATAGAIN7__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2TRAINGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN8_FIRDDM2DATAGAIN8__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2TRAINGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN9_FIRDDM2DATAGAIN9__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2TRAINGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN10_FIRDDM2DATAGAIN10__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2TRAINGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN11_FIRDDM2DATAGAIN11__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__A …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2TRAINGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__B …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__W …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__M …
#define VSB_SYSCTRL_RAM1_FIRDDM2GAIN12_FIRDDM2DATAGAIN12__PRE …
#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFETRAINLKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFERCA1TRAINLKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFERCA1DATALKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFERCA2TRAINLKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFERCA2DATALKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFEDDM1TRAINLKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFEDDM1DATALKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFEDDM2TRAINLKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__A …
#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__W …
#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__M …
#define VSB_SYSCTRL_RAM1_DFEDDM2DATALKRATIO__PRE …
#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__A …
#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__W …
#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__M …
#define VSB_SYSCTRL_RAM1_DFETRAINGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__A …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__W …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__M …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__B …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__W …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__M …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1TRAINGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__B …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__W …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__M …
#define VSB_SYSCTRL_RAM1_DFERCA1GAIN_DFERCA1DATAGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__A …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__W …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__M …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__B …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__W …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__M …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2TRAINGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__B …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__W …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__M …
#define VSB_SYSCTRL_RAM1_DFERCA2GAIN_DFERCA2DATAGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__A …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__W …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__M …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__B …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__W …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__M …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1TRAINGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__B …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__W …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__M …
#define VSB_SYSCTRL_RAM1_DFEDDM1GAIN_DFEDDM1DATAGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__A …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__W …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__M …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__B …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__W …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__M …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2TRAINGAIN__PRE …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__B …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__W …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__M …
#define VSB_SYSCTRL_RAM1_DFEDDM2GAIN_DFEDDM2DATAGAIN__PRE …
#define VSB_TCMEQ_RAM__A …
#define VSB_TCMEQ_RAM_TCMEQ_RAM__B …
#define VSB_TCMEQ_RAM_TCMEQ_RAM__W …
#define VSB_TCMEQ_RAM_TCMEQ_RAM__M …
#define VSB_TCMEQ_RAM_TCMEQ_RAM__PRE …
#define VSB_FCPRE_RAM__A …
#define VSB_FCPRE_RAM_FCPRE_RAM__B …
#define VSB_FCPRE_RAM_FCPRE_RAM__W …
#define VSB_FCPRE_RAM_FCPRE_RAM__M …
#define VSB_FCPRE_RAM_FCPRE_RAM__PRE …
#define VSB_EQTAP_RAM__A …
#define VSB_EQTAP_RAM_EQTAP_RAM__B …
#define VSB_EQTAP_RAM_EQTAP_RAM__W …
#define VSB_EQTAP_RAM_EQTAP_RAM__M …
#define VSB_EQTAP_RAM_EQTAP_RAM__PRE …
#endif