linux/include/dt-bindings/clock/qcom,mmcc-apq8084.h

/* SPDX-License-Identifier: GPL-2.0-only */
/*
 * Copyright (c) 2014, The Linux Foundation. All rights reserved.
 */

#ifndef _DT_BINDINGS_CLK_APQ_MMCC_8084_H
#define _DT_BINDINGS_CLK_APQ_MMCC_8084_H

#define MMSS_AHB_CLK_SRC
#define MMSS_AXI_CLK_SRC
#define MMPLL0
#define MMPLL0_VOTE
#define MMPLL1
#define MMPLL1_VOTE
#define MMPLL2
#define MMPLL3
#define MMPLL4
#define CSI0_CLK_SRC
#define CSI1_CLK_SRC
#define CSI2_CLK_SRC
#define CSI3_CLK_SRC
#define VCODEC0_CLK_SRC
#define VFE0_CLK_SRC
#define VFE1_CLK_SRC
#define MDP_CLK_SRC
#define PCLK0_CLK_SRC
#define PCLK1_CLK_SRC
#define OCMEMNOC_CLK_SRC
#define GFX3D_CLK_SRC
#define JPEG0_CLK_SRC
#define JPEG1_CLK_SRC
#define JPEG2_CLK_SRC
#define EDPPIXEL_CLK_SRC
#define EXTPCLK_CLK_SRC
#define VP_CLK_SRC
#define CCI_CLK_SRC
#define CAMSS_GP0_CLK_SRC
#define CAMSS_GP1_CLK_SRC
#define MCLK0_CLK_SRC
#define MCLK1_CLK_SRC
#define MCLK2_CLK_SRC
#define MCLK3_CLK_SRC
#define CSI0PHYTIMER_CLK_SRC
#define CSI1PHYTIMER_CLK_SRC
#define CSI2PHYTIMER_CLK_SRC
#define CPP_CLK_SRC
#define BYTE0_CLK_SRC
#define BYTE1_CLK_SRC
#define EDPAUX_CLK_SRC
#define EDPLINK_CLK_SRC
#define ESC0_CLK_SRC
#define ESC1_CLK_SRC
#define HDMI_CLK_SRC
#define VSYNC_CLK_SRC
#define MMSS_RBCPR_CLK_SRC
#define RBBMTIMER_CLK_SRC
#define MAPLE_CLK_SRC
#define VDP_CLK_SRC
#define VPU_BUS_CLK_SRC
#define MMSS_CXO_CLK
#define MMSS_SLEEPCLK_CLK
#define AVSYNC_AHB_CLK
#define AVSYNC_EDPPIXEL_CLK
#define AVSYNC_EXTPCLK_CLK
#define AVSYNC_PCLK0_CLK
#define AVSYNC_PCLK1_CLK
#define AVSYNC_VP_CLK
#define CAMSS_AHB_CLK
#define CAMSS_CCI_CCI_AHB_CLK
#define CAMSS_CCI_CCI_CLK
#define CAMSS_CSI0_AHB_CLK
#define CAMSS_CSI0_CLK
#define CAMSS_CSI0PHY_CLK
#define CAMSS_CSI0PIX_CLK
#define CAMSS_CSI0RDI_CLK
#define CAMSS_CSI1_AHB_CLK
#define CAMSS_CSI1_CLK
#define CAMSS_CSI1PHY_CLK
#define CAMSS_CSI1PIX_CLK
#define CAMSS_CSI1RDI_CLK
#define CAMSS_CSI2_AHB_CLK
#define CAMSS_CSI2_CLK
#define CAMSS_CSI2PHY_CLK
#define CAMSS_CSI2PIX_CLK
#define CAMSS_CSI2RDI_CLK
#define CAMSS_CSI3_AHB_CLK
#define CAMSS_CSI3_CLK
#define CAMSS_CSI3PHY_CLK
#define CAMSS_CSI3PIX_CLK
#define CAMSS_CSI3RDI_CLK
#define CAMSS_CSI_VFE0_CLK
#define CAMSS_CSI_VFE1_CLK
#define CAMSS_GP0_CLK
#define CAMSS_GP1_CLK
#define CAMSS_ISPIF_AHB_CLK
#define CAMSS_JPEG_JPEG0_CLK
#define CAMSS_JPEG_JPEG1_CLK
#define CAMSS_JPEG_JPEG2_CLK
#define CAMSS_JPEG_JPEG_AHB_CLK
#define CAMSS_JPEG_JPEG_AXI_CLK
#define CAMSS_MCLK0_CLK
#define CAMSS_MCLK1_CLK
#define CAMSS_MCLK2_CLK
#define CAMSS_MCLK3_CLK
#define CAMSS_MICRO_AHB_CLK
#define CAMSS_PHY0_CSI0PHYTIMER_CLK
#define CAMSS_PHY1_CSI1PHYTIMER_CLK
#define CAMSS_PHY2_CSI2PHYTIMER_CLK
#define CAMSS_TOP_AHB_CLK
#define CAMSS_VFE_CPP_AHB_CLK
#define CAMSS_VFE_CPP_CLK
#define CAMSS_VFE_VFE0_CLK
#define CAMSS_VFE_VFE1_CLK
#define CAMSS_VFE_VFE_AHB_CLK
#define CAMSS_VFE_VFE_AXI_CLK
#define MDSS_AHB_CLK
#define MDSS_AXI_CLK
#define MDSS_BYTE0_CLK
#define MDSS_BYTE1_CLK
#define MDSS_EDPAUX_CLK
#define MDSS_EDPLINK_CLK
#define MDSS_EDPPIXEL_CLK
#define MDSS_ESC0_CLK
#define MDSS_ESC1_CLK
#define MDSS_EXTPCLK_CLK
#define MDSS_HDMI_AHB_CLK
#define MDSS_HDMI_CLK
#define MDSS_MDP_CLK
#define MDSS_MDP_LUT_CLK
#define MDSS_PCLK0_CLK
#define MDSS_PCLK1_CLK
#define MDSS_VSYNC_CLK
#define MMSS_RBCPR_AHB_CLK
#define MMSS_RBCPR_CLK
#define MMSS_SPDM_AHB_CLK
#define MMSS_SPDM_AXI_CLK
#define MMSS_SPDM_CSI0_CLK
#define MMSS_SPDM_GFX3D_CLK
#define MMSS_SPDM_JPEG0_CLK
#define MMSS_SPDM_JPEG1_CLK
#define MMSS_SPDM_JPEG2_CLK
#define MMSS_SPDM_MDP_CLK
#define MMSS_SPDM_PCLK0_CLK
#define MMSS_SPDM_PCLK1_CLK
#define MMSS_SPDM_VCODEC0_CLK
#define MMSS_SPDM_VFE0_CLK
#define MMSS_SPDM_VFE1_CLK
#define MMSS_SPDM_RM_AXI_CLK
#define MMSS_SPDM_RM_OCMEMNOC_CLK
#define MMSS_MISC_AHB_CLK
#define MMSS_MMSSNOC_AHB_CLK
#define MMSS_MMSSNOC_BTO_AHB_CLK
#define MMSS_MMSSNOC_AXI_CLK
#define MMSS_S0_AXI_CLK
#define OCMEMCX_AHB_CLK
#define OCMEMCX_OCMEMNOC_CLK
#define OXILI_OCMEMGX_CLK
#define OXILI_GFX3D_CLK
#define OXILI_RBBMTIMER_CLK
#define OXILICX_AHB_CLK
#define VENUS0_AHB_CLK
#define VENUS0_AXI_CLK
#define VENUS0_CORE0_VCODEC_CLK
#define VENUS0_CORE1_VCODEC_CLK
#define VENUS0_OCMEMNOC_CLK
#define VENUS0_VCODEC0_CLK
#define VPU_AHB_CLK
#define VPU_AXI_CLK
#define VPU_BUS_CLK
#define VPU_CXO_CLK
#define VPU_MAPLE_CLK
#define VPU_SLEEP_CLK
#define VPU_VDP_CLK

/* GDSCs */
#define VENUS0_GDSC
#define VENUS0_CORE0_GDSC
#define VENUS0_CORE1_GDSC
#define MDSS_GDSC
#define CAMSS_JPEG_GDSC
#define CAMSS_VFE_GDSC
#define OXILI_GDSC
#define OXILICX_GDSC

#endif