llvm/llvm/test/CodeGen/MIR/X86/expected-load-or-store-in-memory-operand.mir

# RUN: not llc -march=x86-64 -run-pass none -o /dev/null %s 2>&1 | FileCheck %s

--- |

  define i32 @test(ptr %a) {
  entry:
    %b = load i32, ptr %a
    ret i32 %b
  }

...
---
name:            test
tracksRegLiveness: true
liveins:
  - { reg: '$rdi' }
body: |
  bb.0.entry:
    liveins: $rdi
  ; CHECK: [[@LINE+1]]:48: expected 'load' or 'store' memory operation
    $eax = MOV32rm killed $rdi, 1, _, 0, _ :: (4 from %ir.a)
    RET64 $eax
...