; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc --mtriple=loongarch64 --mattr=+lasx < %s | FileCheck %s
declare <32 x i8> @llvm.loongarch.lasx.xvsubi.bu(<32 x i8>, i32)
define <32 x i8> @lasx_xvsubi_bu(<32 x i8> %va) nounwind {
; CHECK-LABEL: lasx_xvsubi_bu:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: xvsubi.bu $xr0, $xr0, 1
; CHECK-NEXT: ret
entry:
%res = call <32 x i8> @llvm.loongarch.lasx.xvsubi.bu(<32 x i8> %va, i32 1)
ret <32 x i8> %res
}
declare <16 x i16> @llvm.loongarch.lasx.xvsubi.hu(<16 x i16>, i32)
define <16 x i16> @lasx_xvsubi_hu(<16 x i16> %va) nounwind {
; CHECK-LABEL: lasx_xvsubi_hu:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: xvsubi.hu $xr0, $xr0, 1
; CHECK-NEXT: ret
entry:
%res = call <16 x i16> @llvm.loongarch.lasx.xvsubi.hu(<16 x i16> %va, i32 1)
ret <16 x i16> %res
}
declare <8 x i32> @llvm.loongarch.lasx.xvsubi.wu(<8 x i32>, i32)
define <8 x i32> @lasx_xvsubi_wu(<8 x i32> %va) nounwind {
; CHECK-LABEL: lasx_xvsubi_wu:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: xvsubi.wu $xr0, $xr0, 1
; CHECK-NEXT: ret
entry:
%res = call <8 x i32> @llvm.loongarch.lasx.xvsubi.wu(<8 x i32> %va, i32 1)
ret <8 x i32> %res
}
declare <4 x i64> @llvm.loongarch.lasx.xvsubi.du(<4 x i64>, i32)
define <4 x i64> @lasx_xvsubi_du(<4 x i64> %va) nounwind {
; CHECK-LABEL: lasx_xvsubi_du:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: xvsubi.du $xr0, $xr0, 1
; CHECK-NEXT: ret
entry:
%res = call <4 x i64> @llvm.loongarch.lasx.xvsubi.du(<4 x i64> %va, i32 1)
ret <4 x i64> %res
}