llvm/llvm/test/CodeGen/PowerPC/fast-isel-binary.ll

; RUN: llc < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -mtriple=powerpc64-unknown-linux-gnu -mcpu=pwr7 | FileCheck %s --check-prefix=PPC64
; RUN: llc < %s -O0 -verify-machineinstrs -fast-isel-abort=1 -mtriple=powerpc64-ibm-aix-xcoff -mcpu=pwr7 | FileCheck %s --check-prefix=PPC64

; Test add with non-legal types

define void @add_i8(i8 %a, i8 %b) nounwind {
entry:
; PPC64: add_i8
  %a.addr = alloca i8, align 4
  %0 = add i8 %a, %b
; PPC64: add
  store i8 %0, ptr %a.addr, align 4
  ret void
}

define void @add_i8_imm(i8 %a) nounwind {
entry:
; PPC64: add_i8_imm
  %a.addr = alloca i8, align 4
  %0 = add i8 %a, 22;
; PPC64: addi
  store i8 %0, ptr %a.addr, align 4
  ret void
}

define void @add_i16(i16 %a, i16 %b) nounwind {
entry:
; PPC64: add_i16
  %a.addr = alloca i16, align 4
  %0 = add i16 %a, %b
; PPC64: add
  store i16 %0, ptr %a.addr, align 4
  ret void
}

define void @add_i16_imm(i16 %a, i16 %b) nounwind {
entry:
; PPC64: add_i16_imm
  %a.addr = alloca i16, align 4
  %0 = add i16 %a, 243;
; PPC64: addi
  store i16 %0, ptr %a.addr, align 4
  ret void
}

; Test or with non-legal types

define void @or_i8(i8 %a, i8 %b) nounwind {
entry:
; PPC64: or_i8
  %a.addr = alloca i8, align 4
  %0 = or i8 %a, %b
; PPC64: or
  store i8 %0, ptr %a.addr, align 4
  ret void
}

define void @or_i8_imm(i8 %a) nounwind {
entry:
; PPC64: or_i8_imm
  %a.addr = alloca i8, align 4
  %0 = or i8 %a, -13;
; PPC64: ori
  store i8 %0, ptr %a.addr, align 4
  ret void
}

define void @or_i16(i16 %a, i16 %b) nounwind {
entry:
; PPC64: or_i16
  %a.addr = alloca i16, align 4
  %0 = or i16 %a, %b
; PPC64: or
  store i16 %0, ptr %a.addr, align 4
  ret void
}

define void @or_i16_imm(i16 %a) nounwind {
entry:
; PPC64: or_i16_imm
  %a.addr = alloca i16, align 4
  %0 = or i16 %a, 273;
; PPC64: ori
  store i16 %0, ptr %a.addr, align 4
  ret void
}

; Test sub with non-legal types

define void @sub_i8(i8 %a, i8 %b) nounwind {
entry:
; PPC64: sub_i8
  %a.addr = alloca i8, align 4
  %0 = sub i8 %a, %b
; PPC64: sub
  store i8 %0, ptr %a.addr, align 4
  ret void
}

define void @sub_i8_imm(i8 %a) nounwind {
entry:
; PPC64: sub_i8_imm
  %a.addr = alloca i8, align 4
  %0 = sub i8 %a, 22;
; PPC64: addi
  store i8 %0, ptr %a.addr, align 4
  ret void
}

define void @sub_i16(i16 %a, i16 %b) nounwind {
entry:
; PPC64: sub_i16
  %a.addr = alloca i16, align 4
  %0 = sub i16 %a, %b
; PPC64: sub
  store i16 %0, ptr %a.addr, align 4
  ret void
}

define void @sub_i16_imm(i16 %a) nounwind {
entry:
; PPC64: sub_i16_imm
  %a.addr = alloca i16, align 4
  %0 = sub i16 %a, 247;
; PPC64: addi
  store i16 %0, ptr %a.addr, align 4
  ret void
}

define void @sub_i16_badimm(i16 %a) nounwind {
entry:
; PPC64: sub_i16_imm
  %a.addr = alloca i16, align 4
  %0 = sub i16 %a, -32768;
; PPC64: sub
  store i16 %0, ptr %a.addr, align 4
  ret void
}