llvm/llvm/test/CodeGen/X86/GlobalISel/sub-vec.ll

; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
; RUN: llc -mtriple=x86_64-linux-gnu -mcpu=skx -global-isel -verify-machineinstrs < %s -o - | FileCheck %s --check-prefix=SKX

define <16 x i8> @test_sub_v16i8(<16 x i8> %arg1, <16 x i8> %arg2) {
; SKX-LABEL: test_sub_v16i8:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubb %xmm1, %xmm0, %xmm0
; SKX-NEXT:    retq
  %ret = sub <16 x i8> %arg1, %arg2
  ret <16 x i8> %ret
}

define <8 x i16> @test_sub_v8i16(<8 x i16> %arg1, <8 x i16> %arg2) {
; SKX-LABEL: test_sub_v8i16:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubw %xmm1, %xmm0, %xmm0
; SKX-NEXT:    retq
  %ret = sub <8 x i16> %arg1, %arg2
  ret <8 x i16> %ret
}

define <4 x i32> @test_sub_v4i32(<4 x i32> %arg1, <4 x i32> %arg2) {
; SKX-LABEL: test_sub_v4i32:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubd %xmm1, %xmm0, %xmm0
; SKX-NEXT:    retq
  %ret = sub <4 x i32> %arg1, %arg2
  ret <4 x i32> %ret
}

define <2 x i64> @test_sub_v2i64(<2 x i64> %arg1, <2 x i64> %arg2) {
; SKX-LABEL: test_sub_v2i64:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubq %xmm1, %xmm0, %xmm0
; SKX-NEXT:    retq
  %ret = sub <2 x i64> %arg1, %arg2
  ret <2 x i64> %ret
}

define <32 x i8> @test_sub_v32i8(<32 x i8> %arg1, <32 x i8> %arg2) {
; SKX-LABEL: test_sub_v32i8:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubb %ymm1, %ymm0, %ymm0
; SKX-NEXT:    retq
  %ret = sub <32 x i8> %arg1, %arg2
  ret <32 x i8> %ret
}

define <16 x i16> @test_sub_v16i16(<16 x i16> %arg1, <16 x i16> %arg2) {
; SKX-LABEL: test_sub_v16i16:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubw %ymm1, %ymm0, %ymm0
; SKX-NEXT:    retq
  %ret = sub <16 x i16> %arg1, %arg2
  ret <16 x i16> %ret
}

define <8 x i32> @test_sub_v8i32(<8 x i32> %arg1, <8 x i32> %arg2) {
; SKX-LABEL: test_sub_v8i32:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubd %ymm1, %ymm0, %ymm0
; SKX-NEXT:    retq
  %ret = sub <8 x i32> %arg1, %arg2
  ret <8 x i32> %ret
}

define <4 x i64> @test_sub_v4i64(<4 x i64> %arg1, <4 x i64> %arg2) {
; SKX-LABEL: test_sub_v4i64:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubq %ymm1, %ymm0, %ymm0
; SKX-NEXT:    retq
  %ret = sub <4 x i64> %arg1, %arg2
  ret <4 x i64> %ret
}

define <64 x i8> @test_sub_v64i8(<64 x i8> %arg1, <64 x i8> %arg2) {
; SKX-LABEL: test_sub_v64i8:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubb %zmm1, %zmm0, %zmm0
; SKX-NEXT:    retq
  %ret = sub <64 x i8> %arg1, %arg2
  ret <64 x i8> %ret
}

define <32 x i16> @test_sub_v32i16(<32 x i16> %arg1, <32 x i16> %arg2) {
; SKX-LABEL: test_sub_v32i16:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubw %zmm1, %zmm0, %zmm0
; SKX-NEXT:    retq
  %ret = sub <32 x i16> %arg1, %arg2
  ret <32 x i16> %ret
}

define <16 x i32> @test_sub_v16i32(<16 x i32> %arg1, <16 x i32> %arg2) {
; SKX-LABEL: test_sub_v16i32:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubd %zmm1, %zmm0, %zmm0
; SKX-NEXT:    retq
  %ret = sub <16 x i32> %arg1, %arg2
  ret <16 x i32> %ret
}

define <8 x i64> @test_sub_v8i64(<8 x i64> %arg1, <8 x i64> %arg2) {
; SKX-LABEL: test_sub_v8i64:
; SKX:       # %bb.0:
; SKX-NEXT:    vpsubq %zmm1, %zmm0, %zmm0
; SKX-NEXT:    retq
  %ret = sub <8 x i64> %arg1, %arg2
  ret <8 x i64> %ret
}