llvm/llvm/test/CodeGen/Thumb2/high-reg-spill.mir

# NOTE: Assertions have been autogenerated by utils/update_mir_test_checks.py
# RUN: llc -run-pass regallocfast %s -o - | FileCheck %s
# RUN: llc -passes=regallocfast %s -o - | FileCheck %s

# This test examines register allocation and spilling with Fast Register
# Allocator. The test uses inline assembler that requests an input variable to
# be loaded in a high register but at the same time has r12 marked as clobbered.
# The allocator initially satisfies the load request by selecting r12 but then
# needs to spill this register when it reaches the INLINEASM instruction and
# notices its clobber definition.
#
# The test checks that the compiler is able to spill a register from the hGPR
# class in Thumb2 by inserting the t2STRi12/t2LDRi12 instructions.

--- |
  ; ModuleID = 'test.ll'
  source_filename = "test.c"
  target datalayout = "e-m:e-p:32:32-i64:64-v128:64:128-a:0:32-n32-S64"
  target triple = "thumbv7m-none-unknown-eabi"

  define dso_local void @constraint_h() {
  entry:
    %i = alloca i32, align 4
    %0 = load i32, ptr %i, align 4
    call void asm sideeffect "@ $0", "h,~{r12}"(i32 %0)
    ret void
  }

...
---
name:            constraint_h
tracksRegLiveness: true
registers:
  - { id: 0, class: hgpr }
  - { id: 1, class: tgpr }
stack:
  - { id: 0, name: i, size: 4, alignment: 4, stack-id: default, local-offset: -4 }
body:             |
  bb.0.entry:
    ; CHECK-LABEL: name: constraint_h
    ; CHECK: renamable $r0 = tLDRspi %stack.0.i, 0, 14 /* CC::al */, $noreg :: (dereferenceable load (s32) from %ir.i)
    ; CHECK: renamable $r8 = COPY killed renamable $r0
    ; CHECK: INLINEASM &"@ $0", 1 /* sideeffect attdialect */, 589833 /* reguse:GPRnopc */, killed renamable $r8, 12 /* clobber */, implicit-def dead early-clobber $r12
    ; CHECK: tBX_RET 14 /* CC::al */, $noreg
    %1:tgpr = tLDRspi %stack.0.i, 0, 14, $noreg :: (dereferenceable load (s32) from %ir.i)
    %0:hgpr = COPY %1
    INLINEASM &"@ $0", 1, 589833, %0, 12, implicit-def early-clobber $r12
    tBX_RET 14, $noreg

...