#ifndef ASIC_REG_DCORE0_EDMA1_QM_AXUSER_NONSECURED_REGS_H_
#define ASIC_REG_DCORE0_EDMA1_QM_AXUSER_NONSECURED_REGS_H_
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_ASID …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_MMU_BP …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_STRONG_ORDER …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_NO_SNOOP …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_WR_REDUCTION …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_RD_ATOMIC …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_QOS …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_RSVD …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_EMEM_CPAGE …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_CORE …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_E2E_COORD …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_WR_OVRD_LO …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_WR_OVRD_HI …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_RD_OVRD_LO …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_HB_RD_OVRD_HI …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_LB_COORD …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_LB_LOCK …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_LB_RSVD …
#define mmDCORE0_EDMA1_QM_AXUSER_NONSECURED_LB_OVRD …
#endif