linux/drivers/accel/habanalabs/include/gaudi2/asic_reg/nic0_qm_arc_aux0_regs.h

/* SPDX-License-Identifier: GPL-2.0
 *
 * Copyright 2016-2020 HabanaLabs, Ltd.
 * All Rights Reserved.
 *
 */

/************************************
 ** This is an auto-generated file **
 **       DO NOT EDIT BELOW        **
 ************************************/

#ifndef ASIC_REG_NIC0_QM_ARC_AUX0_REGS_H_
#define ASIC_REG_NIC0_QM_ARC_AUX0_REGS_H_

/*
 *****************************************
 *   NIC0_QM_ARC_AUX0
 *   (Prototype: QMAN_ARC_AUX)
 *****************************************
 */

#define mmNIC0_QM_ARC_AUX0_RUN_HALT_REQ

#define mmNIC0_QM_ARC_AUX0_RUN_HALT_ACK

#define mmNIC0_QM_ARC_AUX0_RST_VEC_ADDR

#define mmNIC0_QM_ARC_AUX0_DBG_MODE

#define mmNIC0_QM_ARC_AUX0_CLUSTER_NUM

#define mmNIC0_QM_ARC_AUX0_ARC_NUM

#define mmNIC0_QM_ARC_AUX0_WAKE_UP_EVENT

#define mmNIC0_QM_ARC_AUX0_DCCM_SYS_ADDR_BASE

#define mmNIC0_QM_ARC_AUX0_CTI_AP_STS

#define mmNIC0_QM_ARC_AUX0_CTI_CFG_MUX_SEL

#define mmNIC0_QM_ARC_AUX0_ARC_RST

#define mmNIC0_QM_ARC_AUX0_ARC_RST_REQ

#define mmNIC0_QM_ARC_AUX0_SRAM_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_SRAM_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_PCIE_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_PCIE_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_CFG_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_CFG_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM0_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM0_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM1_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM1_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM2_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM2_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM3_LSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM3_MSB_ADDR

#define mmNIC0_QM_ARC_AUX0_HBM0_OFFSET

#define mmNIC0_QM_ARC_AUX0_HBM1_OFFSET

#define mmNIC0_QM_ARC_AUX0_HBM2_OFFSET

#define mmNIC0_QM_ARC_AUX0_HBM3_OFFSET

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_0

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_1

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_2

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_3

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_4

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_5

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_LSB_ADDR_6

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_0

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_1

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_2

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_3

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_4

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_5

#define mmNIC0_QM_ARC_AUX0_GENERAL_PURPOSE_MSB_ADDR_6

#define mmNIC0_QM_ARC_AUX0_ARC_CBU_AWCACHE_OVR

#define mmNIC0_QM_ARC_AUX0_ARC_LBU_AWCACHE_OVR

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_0

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_1

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_2

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_3

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_4

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_5

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_6

#define mmNIC0_QM_ARC_AUX0_CONTEXT_ID_7

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_0

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_1

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_2

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_3

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_4

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_5

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_6

#define mmNIC0_QM_ARC_AUX0_CID_OFFSET_7

#define mmNIC0_QM_ARC_AUX0_SW_INTR_0

#define mmNIC0_QM_ARC_AUX0_SW_INTR_1

#define mmNIC0_QM_ARC_AUX0_SW_INTR_2

#define mmNIC0_QM_ARC_AUX0_SW_INTR_3

#define mmNIC0_QM_ARC_AUX0_SW_INTR_4

#define mmNIC0_QM_ARC_AUX0_SW_INTR_5

#define mmNIC0_QM_ARC_AUX0_SW_INTR_6

#define mmNIC0_QM_ARC_AUX0_SW_INTR_7

#define mmNIC0_QM_ARC_AUX0_SW_INTR_8

#define mmNIC0_QM_ARC_AUX0_SW_INTR_9

#define mmNIC0_QM_ARC_AUX0_SW_INTR_10

#define mmNIC0_QM_ARC_AUX0_SW_INTR_11

#define mmNIC0_QM_ARC_AUX0_SW_INTR_12

#define mmNIC0_QM_ARC_AUX0_SW_INTR_13

#define mmNIC0_QM_ARC_AUX0_SW_INTR_14

#define mmNIC0_QM_ARC_AUX0_SW_INTR_15

#define mmNIC0_QM_ARC_AUX0_IRQ_INTR_MASK_0

#define mmNIC0_QM_ARC_AUX0_IRQ_INTR_MASK_1

#define mmNIC0_QM_ARC_AUX0_ARC_SEI_INTR_STS

#define mmNIC0_QM_ARC_AUX0_ARC_SEI_INTR_CLR

#define mmNIC0_QM_ARC_AUX0_ARC_SEI_INTR_MASK

#define mmNIC0_QM_ARC_AUX0_ARC_EXCPTN_CAUSE

#define mmNIC0_QM_ARC_AUX0_SEI_INTR_HALT_EN

#define mmNIC0_QM_ARC_AUX0_ARC_SEI_INTR_HALT_MASK

#define mmNIC0_QM_ARC_AUX0_QMAN_SEI_INTR_HALT_MASK

#define mmNIC0_QM_ARC_AUX0_ARC_REI_INTR_STS

#define mmNIC0_QM_ARC_AUX0_ARC_REI_INTR_CLR

#define mmNIC0_QM_ARC_AUX0_ARC_REI_INTR_MASK

#define mmNIC0_QM_ARC_AUX0_DCCM_ECC_ERR_ADDR

#define mmNIC0_QM_ARC_AUX0_DCCM_ECC_SYNDROME

#define mmNIC0_QM_ARC_AUX0_I_CACHE_ECC_ERR_ADDR

#define mmNIC0_QM_ARC_AUX0_I_CACHE_ECC_SYNDROME

#define mmNIC0_QM_ARC_AUX0_D_CACHE_ECC_ERR_ADDR

#define mmNIC0_QM_ARC_AUX0_D_CACHE_ECC_SYNDROME

#define mmNIC0_QM_ARC_AUX0_LBW_TRMINATE_AWADDR_ERR

#define mmNIC0_QM_ARC_AUX0_LBW_TRMINATE_ARADDR_ERR

#define mmNIC0_QM_ARC_AUX0_CFG_LBW_TERMINATE_BRESP

#define mmNIC0_QM_ARC_AUX0_CFG_LBW_TERMINATE_RRESP

#define mmNIC0_QM_ARC_AUX0_CFG_LBW_TERMINATE_AXLEN

#define mmNIC0_QM_ARC_AUX0_CFG_LBW_TERMINATE_AXSIZE

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_0

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_1

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_2

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_3

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_4

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_5

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_6

#define mmNIC0_QM_ARC_AUX0_SCRATCHPAD_7

#define mmNIC0_QM_ARC_AUX0_TOTAL_CBU_WR_CNT

#define mmNIC0_QM_ARC_AUX0_INFLIGHT_CBU_WR_CNT

#define mmNIC0_QM_ARC_AUX0_TOTAL_CBU_RD_CNT

#define mmNIC0_QM_ARC_AUX0_INFLIGHT_CBU_RD_CNT

#define mmNIC0_QM_ARC_AUX0_TOTAL_LBU_WR_CNT

#define mmNIC0_QM_ARC_AUX0_INFLIGHT_LBU_WR_CNT

#define mmNIC0_QM_ARC_AUX0_TOTAL_LBU_RD_CNT

#define mmNIC0_QM_ARC_AUX0_INFLIGHT_LBU_RD_CNT

#define mmNIC0_QM_ARC_AUX0_CBU_ARUSER_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_ARUSER_OVR_EN

#define mmNIC0_QM_ARC_AUX0_CBU_AWUSER_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_AWUSER_OVR_EN

#define mmNIC0_QM_ARC_AUX0_CBU_ARUSER_MSB_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_ARUSER_MSB_OVR_EN

#define mmNIC0_QM_ARC_AUX0_CBU_AWUSER_MSB_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_AWUSER_MSB_OVR_EN

#define mmNIC0_QM_ARC_AUX0_CBU_AXCACHE_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_LOCK_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_PROT_OVR

#define mmNIC0_QM_ARC_AUX0_CBU_MAX_OUTSTANDING

#define mmNIC0_QM_ARC_AUX0_CBU_EARLY_BRESP_EN

#define mmNIC0_QM_ARC_AUX0_CBU_FORCE_RSP_OK

#define mmNIC0_QM_ARC_AUX0_CBU_NO_WR_INFLIGHT

#define mmNIC0_QM_ARC_AUX0_CBU_SEI_INTR_ID

#define mmNIC0_QM_ARC_AUX0_LBU_ARUSER_OVR

#define mmNIC0_QM_ARC_AUX0_LBU_ARUSER_OVR_EN

#define mmNIC0_QM_ARC_AUX0_LBU_AWUSER_OVR

#define mmNIC0_QM_ARC_AUX0_LBU_AWUSER_OVR_EN

#define mmNIC0_QM_ARC_AUX0_LBU_AXCACHE_OVR

#define mmNIC0_QM_ARC_AUX0_LBU_LOCK_OVR

#define mmNIC0_QM_ARC_AUX0_LBU_PROT_OVR

#define mmNIC0_QM_ARC_AUX0_LBU_MAX_OUTSTANDING

#define mmNIC0_QM_ARC_AUX0_LBU_EARLY_BRESP_EN

#define mmNIC0_QM_ARC_AUX0_LBU_FORCE_RSP_OK

#define mmNIC0_QM_ARC_AUX0_LBU_NO_WR_INFLIGHT

#define mmNIC0_QM_ARC_AUX0_LBU_SEI_INTR_ID

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_BASE_ADDR_7

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_SIZE_7

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PI_7

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_CI_7

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_PUSH_REG_7

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_MAX_OCCUPANCY_7

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_0

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_1

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_2

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_3

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_4

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_5

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_6

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_VALID_ENTRIES_7

#define mmNIC0_QM_ARC_AUX0_GENERAL_Q_VLD_ENTRY_MASK

#define mmNIC0_QM_ARC_AUX0_NIC_Q_VLD_ENTRY_MASK

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_DROP_EN

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_WARN_MSG

#define mmNIC0_QM_ARC_AUX0_DCCM_QUEUE_ALERT_MSG

#define mmNIC0_QM_ARC_AUX0_DCCM_GEN_AXI_AWPROT

#define mmNIC0_QM_ARC_AUX0_DCCM_GEN_AXI_AWUSER

#define mmNIC0_QM_ARC_AUX0_DCCM_GEN_AXI_AWBURST

#define mmNIC0_QM_ARC_AUX0_DCCM_GEN_AXI_AWLOCK

#define mmNIC0_QM_ARC_AUX0_DCCM_GEN_AXI_AWCACHE

#define mmNIC0_QM_ARC_AUX0_DCCM_WRR_ARB_WEIGHT

#define mmNIC0_QM_ARC_AUX0_DCCM_Q_PUSH_FIFO_FULL_CFG

#define mmNIC0_QM_ARC_AUX0_DCCM_Q_PUSH_FIFO_CNT

#define mmNIC0_QM_ARC_AUX0_QMAN_CQ_IFIFO_SHADOW_CI

#define mmNIC0_QM_ARC_AUX0_QMAN_ARC_CQ_IFIFO_SHADOW_CI

#define mmNIC0_QM_ARC_AUX0_QMAN_CQ_SHADOW_CI

#define mmNIC0_QM_ARC_AUX0_QMAN_ARC_CQ_SHADOW_CI

#define mmNIC0_QM_ARC_AUX0_AUX2APB_PROT

#define mmNIC0_QM_ARC_AUX0_LBW_FORK_WIN_EN

#define mmNIC0_QM_ARC_AUX0_QMAN_LBW_FORK_BASE_ADDR0

#define mmNIC0_QM_ARC_AUX0_QMAN_LBW_FORK_ADDR_MASK0

#define mmNIC0_QM_ARC_AUX0_QMAN_LBW_FORK_BASE_ADDR1

#define mmNIC0_QM_ARC_AUX0_QMAN_LBW_FORK_ADDR_MASK1

#define mmNIC0_QM_ARC_AUX0_FARM_LBW_FORK_BASE_ADDR0

#define mmNIC0_QM_ARC_AUX0_FARM_LBW_FORK_ADDR_MASK0

#define mmNIC0_QM_ARC_AUX0_FARM_LBW_FORK_BASE_ADDR1

#define mmNIC0_QM_ARC_AUX0_FARM_LBW_FORK_ADDR_MASK1

#define mmNIC0_QM_ARC_AUX0_LBW_APB_FORK_MAX_ADDR0

#define mmNIC0_QM_ARC_AUX0_LBW_APB_FORK_MAX_ADDR1

#define mmNIC0_QM_ARC_AUX0_ARC_ACC_ENGS_LBW_FORK_MASK

#define mmNIC0_QM_ARC_AUX0_ARC_DUP_ENG_LBW_FORK_ADDR

#define mmNIC0_QM_ARC_AUX0_ARC_ACP_ENG_LBW_FORK_ADDR

#define mmNIC0_QM_ARC_AUX0_ARC_ACC_ENGS_VIRTUAL_ADDR

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_WIN_EN

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR0_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR0_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK0_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK0_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR1_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR1_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK1_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK1_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR2_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR2_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK2_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK2_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR3_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_BASE_ADDR3_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK3_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_FORK_ADDR_MASK3_MSB

#define mmNIC0_QM_ARC_AUX0_CBU_TRMINATE_ARADDR_LSB

#define mmNIC0_QM_ARC_AUX0_CBU_TRMINATE_ARADDR_MSB

#define mmNIC0_QM_ARC_AUX0_CFG_CBU_TERMINATE_BRESP

#define mmNIC0_QM_ARC_AUX0_CFG_CBU_TERMINATE_RRESP

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_0

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_1

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_2

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_3

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_4

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_5

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_6

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_7

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_8

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_9

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_10

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_11

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_12

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_13

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_14

#define mmNIC0_QM_ARC_AUX0_ARC_REGION_CFG_15

#define mmNIC0_QM_ARC_AUX0_DCCM_TRMINATE_AWADDR_ERR

#define mmNIC0_QM_ARC_AUX0_DCCM_TRMINATE_ARADDR_ERR

#define mmNIC0_QM_ARC_AUX0_CFG_DCCM_TERMINATE_BRESP

#define mmNIC0_QM_ARC_AUX0_CFG_DCCM_TERMINATE_RRESP

#define mmNIC0_QM_ARC_AUX0_CFG_DCCM_TERMINATE_EN

#define mmNIC0_QM_ARC_AUX0_CFG_DCCM_SECURE_REGION

#define mmNIC0_QM_ARC_AUX0_ARC_AXI_ORDERING_WR_IF_CNT

#define mmNIC0_QM_ARC_AUX0_ARC_AXI_ORDERING_CTL

#define mmNIC0_QM_ARC_AUX0_ARC_AXI_ORDERING_ADDR_MSK

#define mmNIC0_QM_ARC_AUX0_ARC_AXI_ORDERING_ADDR

#define mmNIC0_QM_ARC_AUX0_ARC_ACC_ENGS_BUSER

#define mmNIC0_QM_ARC_AUX0_MME_ARC_UPPER_DCCM_EN

#endif /* ASIC_REG_NIC0_QM_ARC_AUX0_REGS_H_ */